

### **About this document**

### **Scope and purpose**

The Appendix supplies information specific for the TC35x supplementing the family documentation.



# **Table of Contents**

|         | About this document                                     | Preface-1 |
|---------|---------------------------------------------------------|-----------|
|         | Table of Contents                                       | TOC-1     |
| 1       | Introduction                                            | 1-1       |
| 2       | Memory Maps (MEMMAP)                                    | 2-1       |
| 2.1     | Overview                                                |           |
| 2.2     | Functional Description                                  |           |
| 2.2.1   | Segments                                                |           |
| 2.3     | Bus Fabric SRI                                          |           |
| 2.4     | Bus Instance SPB                                        |           |
| 2.5     | Bus Instance BBB                                        | 2-11      |
| 2.6     | Revision History                                        |           |
| 3       | TC35x Firmware                                          | 3-1       |
| 3.1     | Checker Software exit information for ALL CHECKS PASSED | 3-1       |
| 3.2     | Revision History                                        | 3-1       |
| 4       | On-Chip System Connectivity {and Bridges}               | 4-1       |
| 4.1     | TC35x Specific IP Configuration                         | 4-1       |
| 4.2     | TC35x Specific Register Set                             | 4-2       |
| 4.3     | TC35x Specific Registers                                | 4-4       |
| 4.3.1   | sri slave interface                                     | 4-4       |
| 4.4     | Connectivity                                            | 4-4       |
| 4.5     | Interconnection Matrices                                | 4-4       |
| 4.5.1   | Domain 0 Interconnection Matrix                         | 4-4       |
| 4.6     | Revision History                                        | 4-5       |
| 4.7     | FPI Bus Control Units (SBCU, EBCU)                      | 4-7       |
| 4.7.1   | TC35x Specific IP Configuration                         | 4-7       |
| 4.7.2   | SBCU Control Unit Registers                             | 4-7       |
| 4.7.2.1 | SBCU Control Registers Descriptions                     | 4-10      |
| 4.7.2.2 | SBCU OCDS Registers Descriptions                        | 4-11      |
| 4.7.3   | EBCU Control Unit Registers                             | 4-18      |
| 4.7.3.1 | EBCU Control Registers Descriptions                     | 4-21      |
| 4.7.3.2 | EBCU OCDS Registers Descriptions                        | 4-22      |
| 4.7.4   | Connectivity                                            | 4-29      |
| 4.7.4.1 | SBCU Connectivity                                       | 4-29      |
| 4.7.4.2 | EBCU Connectivity                                       | 4-29      |
| 4.7.5   | Revision History                                        | 4-29      |
| 5       | CPU Subsystem (CPU)                                     | 5-1       |
| 5.1     | TC35x Specific Configuration                            | 5-1       |
| 5.2     | TC35x Specific Register Set                             |           |
| 5.3     | TC35x Specific Registers                                |           |
| 5.3.1   | SRI slave interface for SFR+CSFR                        |           |
| 5.4     | Connectivity                                            |           |
| 5.5     | Revision History                                        | 5-26      |
| 6       | Non Volatile Memory (NVM) Subsystem                     |           |
| 5.1     | Overview                                                |           |
| 5.2     | Revision History                                        | 6-4       |



| 5.3        | Data Memory Unit (DMU)                       |        |
|------------|----------------------------------------------|--------|
| 5.3.1      | TC35x Specific Register Set                  | 6-5    |
| 5.3.2      | TC35x Specific Registers                     | . 6-11 |
| 5.3.2.1    | SRI slave interface - Register Address Space | . 6-11 |
| 5.3.3      | Connectivity                                 | . 6-16 |
| 6.3.4      | Revision History                             | . 6-16 |
| <b>6.4</b> | Non Volatile Memory (NVM)                    | . 6-17 |
| 5.4.1      | TC35x Specific Register Set                  | . 6-17 |
| 5.4.2      | Connectivity                                 | . 6-18 |
| 5.4.3      | Revision History                             | . 6-19 |
| 7          | Local Memory Unit (LMU)                      | 7-1    |
| 7.1        | TC35x Specific IP Configuration              |        |
| 7.2        | TC35x Specific Register Set                  |        |
| 7.3        | TC35x Specific Registers                     |        |
| 7.4        | Connectivity                                 |        |
| 7.5        | Revision History                             |        |
| 8          | Default Application Memory (LMU_DAM)         | 0_1    |
| 3          |                                              |        |
| 9          | System Control Unit (SCU)                    |        |
| 9.1        | TC35x Specific IP Configuration              |        |
| 9.1.1      | LBIST considerations for TC35x               |        |
| 9.1.1.1    | TC35x AA                                     |        |
| 9.1.1.2    | TC35x AB                                     |        |
| 9.2        | TC35x Specific Register Set                  |        |
| 9.3        | TC35x Specific Registers                     |        |
| 9.3.1      | SCU: Connections to FPI/BPI bus              |        |
| 9.4        | Connectivity                                 |        |
| 9.5        | Revision History                             |        |
| 10         | Clocking System                              | . 10-1 |
| 11         | Power Management System (PMS)                | . 11-1 |
| 11.1       | TC35x Specific IP Configuration              |        |
| 11.2       | TC35x Specific Register Set                  | . 11-2 |
| 11.3       | TC35x Specific Registers                     | . 11-6 |
| 11.4       | Connectivity                                 | . 11-7 |
| 11.5       | Revision History                             | . 11-7 |
| 12         | Power Management System for Low-End (PMSLE)  | . 12-1 |
| 13         | Memory Test Unit (MTU)                       | 13-1   |
| 13.1       | TC35x Specific IP Configuration              |        |
| 13.2       | Handling of Large DSPR SRAMs                 |        |
| 13.3       | TC35x Specific Register Set                  |        |
| 13.4       | TC35x Specific Registers                     |        |
| 13.4.1     | MEMTEST Implementation                       |        |
| 13.4.2     | MEMMAP Implementation                        |        |
| 13.4.3     | MEMSTAT Implementation                       |        |
| 13.4.4     | MEMDONE Implementation                       |        |
| 13.4.5     | MEMFDA Implementation                        |        |
| 13.5       | SSH Instances                                |        |
| 13.5.1     | Ganging for SRAM test and initialization     |        |
|            | <u> </u>                                     |        |



| 13.6     | Connectivity                                               | 13-32  |
|----------|------------------------------------------------------------|--------|
| 13.7     | Revision History                                           | 13-33  |
| 14       | General Purpose I/O Ports and Peripheral I/O Lines (Ports) | . 14-1 |
| 14.1     | TC35x Specific IP Configuration                            |        |
| 14.2     | TC35x Specific Register Set                                | . 14-1 |
| 14.3     | Pn Registers                                               | 14-23  |
| 14.3.1   | SPB bus slave interface                                    | 14-23  |
| 14.4     | Connectivity                                               | 14-97  |
| 14.5     | Revision History                                           | 14-98  |
| 15       | Safety Management Unit (SMU)                               | . 15-1 |
| 15.1     | TC35x Specific IP Configuration                            | . 15-1 |
| 15.2     | TC35x Specific Register Set                                | . 15-2 |
| 15.3     | TC35x Specific Registers                                   | . 15-4 |
| 15.3.1   | TC35x Specific Registers                                   | . 15-5 |
| 15.3.1.1 | FPI slave interface                                        |        |
| 15.4     | TC35x Specific Alarm Mapping                               |        |
| 15.4.1   | TC35x Specific Pre-Alarms                                  |        |
| 15.4.2   | TC35x Specific Alarms                                      |        |
| 15.5     | Connectivity                                               |        |
| 15.6     | Revision History                                           | 15-49  |
| 16       | Interrupt Router (IR)                                      | . 16-1 |
| 16.1     | TC35x Specific Interrupt Router Configuration              |        |
| 16.2     | TC35x Specific Control Registers                           |        |
| 16.3     | TC35x Specific Registers                                   |        |
| 16.3.1   | IR Status and Control Registers                            |        |
| 16.4     | TC35x Specific Service Request Control (SRC) registers     |        |
| 16.5     | TC35x Specific Registers                                   |        |
| 16.5.1   | IR Service Request Control Registers (SRC)                 |        |
| 16.6     | Revision History                                           |        |
| 17       | Flexible CRC Engine (FCE)                                  |        |
| 17.1     | TC35x Specific IP Configuration                            |        |
| 17.2     | TC35x Specific Register Set                                |        |
| 17.3     | TC35x Specific Registers                                   |        |
| 17.4     | Connectivity                                               |        |
| 17.5     | Revision History                                           |        |
| 18       | Direct Memory Access (DMA)                                 |        |
| 18.1     | TC35x Specific IP Configuration                            |        |
| 18.2     | TC35x Specific Register Set                                |        |
| 18.3     | TC35x Specific Registers                                   |        |
| 18.4     | Connectivity                                               |        |
| 18.5     | Revision History                                           | . 18-4 |
| 19       | Signal Processing Unit (SPU)                               |        |
| 19.1     | TC35x Specific IP Configuration                            |        |
| 19.2     | TC35x Specific Register Set                                |        |
| 19.3     | TC35x Specific Registers                                   |        |
| 19.4     | Connectivity                                               |        |
| 19.5     | Revision History                                           | 19-12  |



| 20     | SPU Lockstep Module (SPULCKSTP)                    | 20-1 |
|--------|----------------------------------------------------|------|
| 20.1   | TC35x Specific IP Configuration                    | 20-1 |
| 20.2   | TC35x Specific Register Set                        | 20-1 |
| 20.3   | TC35x Specific Registers                           | 20-2 |
| 20.4   | Connectivity                                       | 20-2 |
| 20.5   | Revision History                                   | 20-2 |
| 21     | Extended Memory (EMEM)                             | 21-1 |
| 21.1   | TC35x Specific IP Configuration                    | 21-1 |
| 21.2   | TC35x Specific Register Set                        | 21-1 |
| 21.3   | TC35x Specific Registers                           | 21-4 |
| 21.4   | Connectivity                                       | 21-4 |
| 21.5   | Revision History                                   | 21-5 |
| 22     | Radar Interface (RIF)                              | 22-1 |
| 22.1   | TC35x Specific IP Configuration                    | 22-1 |
| 22.2   | TC35x Specific Register Set                        | 22-1 |
| 22.2.1 | Address Map                                        | 22-1 |
| 22.3   | TC35x Specific Registers                           | 22-1 |
| 22.4   | Connectivity                                       | 22-1 |
| 22.5   | Revision History                                   | 22-3 |
| 23     | High Speed Pulse Density Modulation Module (HSPDM) | 23-1 |
| 23.1   | TC35x Specific IP Configuration                    |      |
| 23.2   | TC35x Specific Register Set                        | 23-1 |
| 23.2.1 | Address Map                                        | 23-1 |
| 23.3   | TC35x Specific Registers                           |      |
| 23.4   | Connectivity                                       | 23-1 |
| 23.4.1 | Connections Regarding Hardware Run Feature         | 23-1 |
| 23.4.2 | Pinning and Layout                                 | 23-2 |
| 23.5   | Revision History                                   | 23-2 |
| 24     | Camera and ADC Interface (CIF)                     | 24-1 |
| 25     | System Timer (STM)                                 | 25-1 |
| 25.1   | TC35x Specific IP Configuration                    |      |
| 25.2   | TC35x Specific Register Set                        |      |
| 25.3   | TC35x Specific Registers                           | 25-1 |
| 25.4   | Connectivity                                       | 25-1 |
| 25.5   | Revision History                                   | 25-2 |
| 26     | Generic Timer Module (GTM)                         | 26-1 |
| 27     | Capture/Compare Unit 6 (CCU6)                      | 27-1 |
| 27.1   | TC35x Specific Register Set                        |      |
| 27.2   | TC35x Specific Registers                           |      |
| 27.3   | Connectivity                                       |      |
| 27.4   | Revision History                                   |      |
| 28     | General Purpose Timer Unit (GPT12)                 | 28-1 |
| 28.1   | TC35x Specific Register Set                        |      |
| 28.2   | TC35x Specific Registers                           |      |
| 28.3   | Connectivity                                       |      |
| 28.4   | Revision History                                   |      |
| 29     | Converter Control Block (CONVCTRL)                 |      |
| -      |                                                    |      |



| 29.1   | TC35x-Specific IP Configuration                           | . 29-1 |
|--------|-----------------------------------------------------------|--------|
| 29.2   | TC35x Specific Register Set                               | . 29-1 |
| 29.3   | TC35x Specific Registers                                  | . 29-1 |
| 29.4   | Connectivity                                              | . 29-2 |
| 29.5   | Revision History                                          | . 29-2 |
| 30     | Enhanced Versatile Analog-to-Digital Converter (EVADC)    | . 30-1 |
| 30.1   | TC35x-Specific IP Configuration                           |        |
| 30.2   | TC35x Specific Register Set                               |        |
| 30.3   | Connectivity                                              | . 30-3 |
| 30.3.1 | Analog Module Connections                                 |        |
| 30.3.2 | Digital Module Connections                                | . 30-5 |
| 30.4   | Revision History                                          | . 30-7 |
| 31     | Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC) | . 31-1 |
| 32     | Inter-Integrated Circuit (I2C)                            | . 32-1 |
| 32.1   | TC35x Specific IP Configuration                           |        |
| 32.2   | TC35x Specific Register Set                               | . 32-1 |
| 32.3   | TC35x Specific Registers                                  | . 32-1 |
| 32.4   | Connectivity                                              | . 32-1 |
| 32.5   | Revision History                                          | . 32-2 |
| 33     | High Speed Serial Link (HSSL)                             | . 33-1 |
| 34     | Asynchronous Serial Interface (ASCLIN)                    | . 34-1 |
| 34.1   | TC35x Specific IP Configuration                           |        |
| 34.2   | TC35x Specific Register Set                               |        |
| 34.3   | TC35x Specific Registers                                  |        |
| 34.4   | Connectivity                                              | 34-10  |
| 34.5   | Revision History                                          | 34-14  |
| 35     | Queued Synchronous Peripheral Interface (QSPI)            | . 35-1 |
| 35.1   | TC35x Specific IP Configuration                           |        |
| 35.2   | TC35x Specific Register Set                               |        |
| 35.3   | TC35x Specific Registers                                  |        |
| 35.3.1 | Register block QSPI                                       |        |
| 35.4   | Connectivity                                              | 35-14  |
| 35.5   | Revision History                                          | 35-19  |
| 36     | Micro Second Channel (MSC)                                | . 36-1 |
| 37     | Single Edge Nibble Transmission (SENT)                    | . 37-1 |
| 38     | CAN Interface (MCMCAN)                                    | . 38-1 |
| 38.1   | TC35x Specific IP Configuration                           | . 38-1 |
| 38.2   | TC35x Specific Register Set                               | . 38-2 |
| 38.3   | TC35x Specific Registers                                  | 38-12  |
| 38.3.1 | Bus Interface                                             | 38-12  |
| 38.4   | Connectivity                                              |        |
| 38.5   | Revision History                                          | 38-17  |
| 39     | FlexRay™ Protocol Controller (E-Ray)                      | . 39-1 |
| 39.1   | TC35x Specific IP Configuration                           | . 39-1 |
| 39.2   | TC35x Specific Register Set                               | . 39-2 |
| 39.3   | TC35x Specific Registers                                  | . 39-9 |



| 39.4  | Connectivity                                                    | 39-9                |
|-------|-----------------------------------------------------------------|---------------------|
| 39.5  | Revision History                                                | 39-10               |
| 40    | Peripheral Sensor Interface (PSI5)                              | 40-1                |
| 41    | Peripheral Sensor Interface with Serial PHY Connection (PSI5-S) | 41-1                |
| 42    | Gigabit Ethernet MAC (GETH)                                     | 42-1                |
| 42.1  | TC35x Specific IP Configuration                                 |                     |
| 42.2  | TC35x Specific Register Set                                     | 42-1                |
| 42.3  | TC35x Specific Registers                                        | 42-18               |
| 42.4  | Connectivity                                                    |                     |
| 42.5  | DMA Burst Lengths Limitations by the System                     | 42-19               |
| 42.6  | Buffer and Descriptor Alignment                                 |                     |
| 42.7  | Embedded FIFOs                                                  | 42-20               |
| 42.8  | Master TAG ID                                                   |                     |
| 42.9  | Interrupt Service Requests                                      |                     |
| 42.10 | Clocks                                                          |                     |
| 42.11 | Revision History                                                | 42-22               |
| 43    | External Bus Unit (EBU)                                         | 43-1                |
| 44    | SD- and eMMC Interface (SDMMC)                                  | 44-1                |
| 45    | Hardware Security Module (HSM)                                  | 45-1                |
| 46    | Input Output Monitor (IOM)                                      | 46-1                |
| 46.1  | TC35x Specific IP Configuration                                 | 46-1                |
| 46.2  | TC35x Specific Register Set                                     | 46-1                |
| 46.3  | TC35x Specific Registers                                        | 46-1                |
| 46.4  | Connectivity                                                    | 46-1                |
| 46.5  | Revision History                                                | 46-3                |
| 47    | 8-Bit Standby Controller (SCR)                                  | 47-1                |
|       | Revision history                                                | . RevisionHistory-1 |
|       |                                                                 |                     |



### Introduction

#### Introduction 1

For Introduction, block diagrams and feature set consult the family document. For Pinning consult the Data Sheet.



### 2 Memory Maps (MEMMAP)

This is the automatically generated memory map of the TC35x.

#### 2.1 Overview

The memory map describes the address locations and access possibilities for the units, memories, and reserved areas as "seen" from the different on-chip buses' point of view.

### 2.2 Functional Description

The bus-specific address maps describe how the different bus master devices react on accesses to on-chip memories and modules, and which address ranges are valid or invalid for the corresponding buses.

The detailed address mapping of e.g. control registers, SRAM blocks or flash banks/sectors within a module is described in the related module chapter.

The SFI is an uni-directional bridge for access from SPB to SRI and therefore not mentioned here as an SRI master in the Address Map. The SFI is fully transparent and does not include an address translation mechanism.

Note:

In addition to the here described system address map, each TriCore has a TriCore IP internal access to its PSPR via C000\_0000<sub>H</sub> and an internal access to its DSPR via D000\_0000<sub>H</sub>. This additional/private view to the local scratch pad SRAMs is described in the CPU chapter.

**Table 1** defines the acronyms and other terms that are used in the address maps.

Table 1 Definition of Acronyms and Terms

| Term   | Description                                                     |
|--------|-----------------------------------------------------------------|
| BE     | A bus access is terminated with a bus error.                    |
| ok     | A bus access is allowed and is executed.                        |
| 16     | A bus access with width 16 and 32 bits is allowed and executed. |
| 32     | A bus access with width 32 bits is allowed and executed.        |
| Access | A bus access is allowed and is executed.                        |

### 2.2.1 Segments

This section summarizes the contents of the segments.

#### Segments 0 and 2

These memory segments are reserved.

#### Segments 1 and 3-7

These memory segments allow access to the CPUs Program and Data Scratch Pad SRAM (PSPR, DSPR), Program and Data Cache SRAMs (PCACHE, DCACHE) as well as TAG SRAMs related to Program and Data Cache (PTAG SRAM¹) and DTAG SRAM¹).

Where DCACHE is supported, DCACHE and DTAG SRAM<sup>1)</sup> can be only accessed if the Data Cache is disabled.

PCACHE and PTAG SRAMs<sup>1)</sup> can be only accessed if the related Program Cache is disabled.

<sup>1)</sup> TAG SRAMs are not meant to be used as general SRAMs and can be accessed only with single data access and only with 64 bit aligned address.



The attribute of these segments (cached / non-cached) can be partially configured<sup>1)</sup> for each CPUs data and program side individually (see CPU chapter: Physical Memory Attribute Registers, PMAx).

#### **Segment 8**

This memory segment allows cached access to PFlash and BROM.

### **Segment 9**

This memory segment allows cached access to LMU and to EMEM.

#### Segment 10

This memory segment allows non-cached access to PFlash, DFlash and BROM.

#### Segment 11

This memory segment allows non-cached access to LMU and to EMEM.

#### Segment 12

This memory segment is reserved.

#### Segment 13

This memory segment is reserved.

#### Segment 14

This memory segment is reserved.

#### Segment 15

The lower 128 Mbyte is SPB address space and the upper 128 Mbyte is SRI address space.

#### 2.3 Bus Fabric SRI

This is the merged view of all SRI Bus Segments as used in the TC35x.

Table 2 Address Map as seen by Bus Masters on Bus SRI

| Address Range         |                       | Size Unit |                               | Access Type |       |
|-----------------------|-----------------------|-----------|-------------------------------|-------------|-------|
| from                  | to                    |           |                               | Read        | Write |
| 00000000 <sub>H</sub> | 4FFFFFF <sub>H</sub>  | -         | Reserved                      | BE          | BE    |
| 50000000 <sub>H</sub> | 50017FFF <sub>H</sub> | 96 Kbyte  | Data ScratchPad RAM (CPU2)    | ok          | ok    |
| 50018000 <sub>H</sub> | 5001BFFF <sub>H</sub> | 16 Kbyte  | Data Cache RAM (CPU2)         | ok          | ok    |
| 5001C000 <sub>H</sub> | 500BFFFF <sub>H</sub> | -         | Reserved                      | BE          | BE    |
| 500C0000 <sub>H</sub> | 500C17FF <sub>H</sub> | 6 Kbyte   | Data Cache Tag RAM (CPU2)     | ok          | ok    |
| 500C1800 <sub>H</sub> | 500FFFFF <sub>H</sub> | -         | Reserved                      | BE          | BE    |
| 50100000 <sub>H</sub> | 5010FFFF <sub>H</sub> | 64 Kbyte  | Program ScratchPad RAM (CPU2) | ok          | ok    |
| 50110000 <sub>H</sub> | 50117FFF <sub>H</sub> | 32 Kbyte  | Program Cache RAM (CPU2)      | ok          | ok    |
| 50118000 <sub>H</sub> | 501BFFFF <sub>H</sub> | -         | Reserved                      | BE          | BE    |

<sup>1)</sup> Mapping of Cache and TAG SRAMs is controlled via the MTU register MTU\_MEMMAP.



Table 2 Address Map as seen by Bus Masters on Bus SRI (cont'd)

| Address Range         |                       | Size      | Unit                                  | Access Type |       |
|-----------------------|-----------------------|-----------|---------------------------------------|-------------|-------|
| from                  | to                    |           |                                       | Read        | Write |
| 501C0000 <sub>H</sub> | 501C2FFF <sub>H</sub> | 12 Kbyte  | Program Cache TAG RAM (CPU2)          | ok          | ok    |
| 501C3000 <sub>H</sub> | 5FFFFFF <sub>H</sub>  | -         | Reserved                              | BE          | BE    |
| 60000000 <sub>H</sub> | 6003BFFF <sub>H</sub> | 240 Kbyte | Data ScratchPad RAM (CPU1)            | ok          | ok    |
| 6003C000 <sub>H</sub> | 6003FFFF <sub>H</sub> | 16 Kbyte  | Data Cache RAM (CPU1)                 | ok          | ok    |
| 60040000 <sub>H</sub> | 600BFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 600C0000 <sub>H</sub> | 600C17FF <sub>H</sub> | 6 Kbyte   | Data Cache Tag RAM (CPU1)             | ok          | ok    |
| 600C1800 <sub>H</sub> | 600FFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 60100000 <sub>H</sub> | 6010FFFF <sub>H</sub> | 64 Kbyte  | Program ScratchPad RAM (CPU1)         | ok          | ok    |
| 60110000 <sub>H</sub> | 60117FFF <sub>H</sub> | 32 Kbyte  | Program Cache RAM (CPU1)              | ok          | ok    |
| 60118000 <sub>H</sub> | 601BFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 601C0000 <sub>H</sub> | 601C2FFF <sub>H</sub> | 12 Kbyte  | Program Cache TAG RAM (CPU1)          | ok          | ok    |
| 601C3000 <sub>H</sub> | 6FFFFFF <sub>H</sub>  | -         | Reserved                              | BE          | BE    |
| 70000000 <sub>H</sub> | 7003BFFF <sub>H</sub> | 240 Kbyte | Data ScratchPad RAM (CPU0)            | ok          | ok    |
| 7003C000 <sub>H</sub> | 7003FFFF <sub>H</sub> | 16 Kbyte  | Data Cache RAM (CPU0)                 | ok          | ok    |
| 70040000 <sub>H</sub> | 700BFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 700C0000 <sub>H</sub> | 700C17FF <sub>H</sub> | 6 Kbyte   | Data Cache Tag RAM (CPU0)             | ok          | ok    |
| 700C1800 <sub>H</sub> | 700FFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 70100000 <sub>H</sub> | 7010FFFF <sub>H</sub> | 64 Kbyte  | Program ScratchPad RAM (CPU0)         | ok          | ok    |
| 70110000 <sub>H</sub> | 70117FFF <sub>H</sub> | 32 Kbyte  | Program Cache RAM (CPU0)              | ok          | ok    |
| 70118000 <sub>H</sub> | 701BFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 701C0000 <sub>H</sub> | 701C2FFF <sub>H</sub> | 12 Kbyte  | Program Cache TAG RAM (CPU0)          | ok          | ok    |
| 701C3000 <sub>H</sub> | 7FFFFFF <sub>H</sub>  | -         | Reserved                              | BE          | BE    |
| 80000000 <sub>H</sub> | 801FFFFF <sub>H</sub> | 2 Mbyte   | Program Flash (PFI0)                  | ok          | ok    |
| 80200000 <sub>H</sub> | 802FFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 80300000 <sub>H</sub> | 804FFFF <sub>H</sub>  | 2 Mbyte   | Program Flash (PFI1)                  | ok          | ok    |
| 80500000 <sub>H</sub> | 8FDFFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 8FE00000 <sub>H</sub> | 8FE7FFF <sub>H</sub>  | 512 Kbyte | Online Data Acquisition (OLDA) (DOM0) | BE          | ok    |
| 8FE80000 <sub>H</sub> | 8FFEFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 8FFF0000 <sub>H</sub> | 8FFFFFF <sub>H</sub>  | 64 Kbyte  | Boot ROM (BROM) (DMU)                 | ok          | ok    |
| 90000000 <sub>H</sub> | 9000FFFF <sub>H</sub> | 64 Kbyte  | DLMU RAM (CPU0)                       | ok          | ok    |
| 90010000 <sub>H</sub> | 9001FFFF <sub>H</sub> | 64 Kbyte  | DLMU RAM (CPU1)                       | ok          | ok    |
| 90020000 <sub>H</sub> | 9002FFFF <sub>H</sub> | 64 Kbyte  | DLMU RAM (CPU2)                       | ok          | ok    |
| 90030000 <sub>H</sub> | 9003FFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |
| 90040000 <sub>H</sub> | 9007FFFF <sub>H</sub> | 256 Kbyte | LMU RAM (LMU0)                        | ok          | ok    |
| 90080000 <sub>H</sub> | 900BFFFF <sub>H</sub> | 256 Kbyte | LMU RAM (LMU1)                        | ok          | ok    |
| 900C0000 <sub>H</sub> | 98FFFFFF <sub>H</sub> | -         | Reserved                              | BE          | BE    |



 Table 2
 Address Map as seen by Bus Masters on Bus SRI (cont'd)

| Address Range         |                       | ge Size Unit A |                                                                              | Access | Access Type |  |
|-----------------------|-----------------------|----------------|------------------------------------------------------------------------------|--------|-------------|--|
| from                  | to                    |                |                                                                              | Read   | Write       |  |
| 99000000 <sub>H</sub> | 990FFFFF <sub>H</sub> | 1 Mbyte        | SRI slave interface 0 (access to EMEM module RAM, cached segment) (EMEMRAM0) | ok     | ok          |  |
| 99100000 <sub>H</sub> | 991FFFFF <sub>H</sub> | 1 Mbyte        | SRI slave interface 1 (access to EMEM module RAM, cached segment) (EMEMRAM1) | ok     | ok          |  |
| 99200000 <sub>H</sub> | 9FFFFFF <sub>H</sub>  | -              | Reserved                                                                     | BE     | BE          |  |
| A0000000 <sub>H</sub> | A01FFFFF <sub>H</sub> | 2 Mbyte        | Program Flash (PFI0_NC)                                                      | ok     | ok          |  |
| A0200000 <sub>H</sub> | A02FFFFF <sub>H</sub> | -              | Reserved                                                                     | BE     | BE          |  |
| A0300000 <sub>H</sub> | A04FFFF <sub>H</sub>  | 2 Mbyte        | Program Flash (PFI1_NC)                                                      | ok     | ok          |  |
| A0500000 <sub>H</sub> | A7FFFFF <sub>H</sub>  | -              | Reserved                                                                     | BE     | BE          |  |
| A8000000 <sub>H</sub> | A8003FFF <sub>H</sub> | 16 Kbyte       | Erase Counter (PFI0)                                                         | ok     | ok          |  |
| A8004000 <sub>H</sub> | A807FFFF <sub>H</sub> | -              | Reserved                                                                     | BE     | BE          |  |
| A8080000 <sub>H</sub> | A80FFFFF <sub>H</sub> | 512 Kbyte      | Register address space (PFI0)                                                | ok     | ok          |  |
| A8100000 <sub>H</sub> | A82FFFFF <sub>H</sub> | -              | Reserved                                                                     | BE     | BE          |  |
| A8300000 <sub>H</sub> | A8303FFF <sub>H</sub> | 16 Kbyte       | Erase Counter (PFI1)                                                         | ok     | ok          |  |
| A8304000 <sub>H</sub> | A837FFFF <sub>H</sub> | -              | Reserved                                                                     | BE     | BE          |  |
| A8380000 <sub>H</sub> | A83FFFFF <sub>H</sub> | 512 Kbyte      | Register address space (PFI1)                                                | ok     | ok          |  |
| A8400000 <sub>H</sub> | AEFFFFF <sub>H</sub>  | -              | Reserved                                                                     | BE     | BE          |  |
| AF000000 <sub>H</sub> | AF01FFFF <sub>H</sub> | 128 Kbyte      | Data Flash 0 EEPROM (DF0) and Host Command<br>Sequence Interpreter (DMU)     | ok     | ok          |  |
| AF020000 <sub>H</sub> | AF3FFFF <sub>H</sub>  | -              | Reserved                                                                     | BE     | BE          |  |



Table 2 Address Map as seen by Bus Masters on Bus SRI (cont'd)

| Address Ran           | ige                   | Size Unit |                         | Access Ty |       |
|-----------------------|-----------------------|-----------|-------------------------|-----------|-------|
| from                  | to                    |           |                         | Read      | Write |
| AF400000 <sub>H</sub> | AF405FFF <sub>H</sub> | 24 Kbyte  | UCB_BMHD0_ORIG (UCB)    | ok        | ok    |
|                       |                       |           | UCB_BMHD1_ORIG (UCB)    | ok        | ok    |
|                       |                       |           | UCB_BMHD2_ORIG (UCB)    | ok        | ok    |
|                       |                       |           | UCB_BMHD3_ORIG (UCB)    | ok        | ok    |
|                       |                       |           | UCB_SSW (UCB)           | ok        | ok    |
|                       |                       |           | UCB_USER (UCB)          | ok        | ok    |
|                       |                       |           | UCB_TEST (UCB)          | ok        | ok    |
|                       |                       |           | UCB_HSMCFG (UCB)        | ok        | ok    |
|                       |                       |           | UCB_BMHD0_COPY (UCB)    | ok        | ok    |
|                       |                       |           | UCB_BMHD1_COPY (UCB)    | ok        | ok    |
|                       |                       |           | UCB_BMHD2_COPY (UCB)    | ok        | ok    |
|                       |                       |           | UCB_BMHD3_COPY (UCB)    | ok        | ok    |
|                       |                       |           | UCB_REDSEC (UCB)        | ok        | ok    |
|                       |                       |           | Reserved (UCB)          | ok        | ok    |
|                       |                       |           | Reserved (UCB)          | ok        | ok    |
|                       |                       |           | UCB_RETEST (UCB)        | ok        | ok    |
|                       |                       |           | UCB_PFLASH_ORIG (UCB)   | ok        | ok    |
|                       |                       |           | UCB_DFLASH_ORIG (UCB)   | ok        | ok    |
|                       |                       |           | UCB_DBG_ORIG (UCB)      | ok        | ok    |
|                       |                       |           | UCB_HSM_ORIG (UCB)      | ok        | ok    |
|                       |                       |           | UCB_HSMCOTP0_ORIG (UCB) | ok        | ok    |
|                       |                       |           | UCB_HSMCOTP1_ORIG (UCB) | ok        | ok    |
|                       |                       |           | UCB_ECPRIO_ORIG (UCB)   | ok        | ok    |
|                       |                       |           | UCB_SWAP_ORIG (UCB)     | ok        | ok    |
|                       |                       |           | UCB_PFLASH_COPY (UCB)   | ok        | ok    |
|                       |                       |           | UCB_DFLASH_COPY (UCB)   | ok        | ok    |
|                       |                       |           | UCB_DBG_COPY (UCB)      | ok        | ok    |
|                       |                       |           | UCB_HSM_COPY (UCB)      | ok        | ok    |
|                       |                       |           | UCB_HSMCOTP0_COPY (UCB) | ok        | ok    |
|                       |                       |           | UCB_HSMCOTP1_COPY (UCB) | ok        | ok    |
|                       |                       |           | UCB_ECPRIO_COPY (UCB)   | ok        | ok    |
|                       |                       |           | UCB_SWAP_COPY (UCB)     | ok        | ok    |



 Table 2
 Address Map as seen by Bus Masters on Bus SRI (cont'd)

| Address Range             |                       | Size Unit |                                                                                  | Access Type |          |
|---------------------------|-----------------------|-----------|----------------------------------------------------------------------------------|-------------|----------|
| from                      | to                    |           |                                                                                  | Read        | Write    |
| cont'd                    |                       |           | UCB_OTP0_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP1_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP2_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP3_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP4_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP5_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP6_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP7_ORIG (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OTP0_COPY (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OPT1_COPY (UCB) UCB_OPT2_COPY (UCB)                                          | ok<br>ok    | ok<br>ok |
|                           |                       |           | UCB_OPT3_COPY (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OPT4_COPY (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OPT5_COPY (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OPT6_COPY (UCB)                                                              | ok          | ok       |
|                           |                       |           | UCB_OPT7_COPY (UCB)                                                              | ok          | ok       |
| AF406000 <sub>H</sub>     | AF7FFFF <sub>H</sub>  | -         | Reserved                                                                         | BE          | BE       |
| AF800000 <sub>H</sub>     | AF80FFFF <sub>H</sub> | 64 Kbyte  | Configuration Sector Layout (CFS)                                                | ok          | ok       |
| AF810000 <sub>H</sub>     | AFBFFFFF <sub>H</sub> | -         | Reserved                                                                         | BE          | BE       |
| AFC00000 <sub>H</sub>     | AFC1FFFF <sub>H</sub> | 128 Kbyte | Data Flash 1 EEPROM (DF1) and HSM Command                                        | ok          | ok       |
|                           |                       |           | Sequence Interpreter (DMU)                                                       |             |          |
| AFC20000 <sub>H</sub>     | AFDFFFFF <sub>H</sub> | -         | Reserved                                                                         | BE          | BE       |
| AFE00000 <sub>H</sub>     | AFE7FFF <sub>H</sub>  | 512 Kbyte | Online Data Acquisition (OLDA) (DOM0_NC)                                         | BE          | ok       |
| AFE80000 <sub>H</sub>     | AFFEFFFF <sub>H</sub> | -         | Reserved                                                                         | BE          | BE       |
| AFFF0000 <sub>H</sub>     | AFFFFFF               | 64 Kbyte  | Boot ROM (BROM) (DMU)                                                            | ok          | ok       |
| B0000000 <sub>H</sub>     | B000FFFF <sub>H</sub> | 64 Kbyte  | DLMU RAM (CPU0_NC)                                                               | ok          | ok       |
| B0010000 <sub>H</sub>     | B001FFFF <sub>H</sub> | 64 Kbyte  | DLMU RAM (CPU1_NC)                                                               | ok          | ok       |
| B0020000 <sub>H</sub>     | B002FFFF <sub>H</sub> | 64 Kbyte  | DLMU RAM (CPU2_NC)                                                               | ok          | ok       |
| B0030000 <sub>H</sub>     | B003FFFF <sub>H</sub> | -         | Reserved                                                                         | BE          | BE       |
| B0040000 <sub>H</sub>     | B007FFFF <sub>H</sub> | 256 Kbyte | LMU RAM (LMU0)                                                                   | ok          | ok       |
| B0080000 <sub>H</sub>     | B00BFFFF <sub>H</sub> | 256 Kbyte | LMU RAM (LMU1)                                                                   | ok          | ok       |
| B00C0000 <sub>H</sub>     | B8FFFFF <sub>H</sub>  | -         | Reserved                                                                         | BE          | BE       |
| B9000000 <sub>H</sub>     | B90FFFFF <sub>H</sub> | 1 Mbyte   | SRI slave interface 0 (access to EMEM module RAM, non-cached segment) (EMEMRAM0) | ok          | ok       |
| B9100000 <sub>H</sub>     | B91FFFFF <sub>H</sub> | 1 Mbyte   | SRI slave interface 1 (access to EMEM module RAM, non-cached segment) (EMEMRAM1) | ok          | ok       |
| B9200000 <sub>H</sub>     | B93FFFFF <sub>H</sub> | -         | Reserved                                                                         | BE          | BE       |
| B9400000 <sub>H</sub>     | B947FFFF <sub>H</sub> | 512 Kbyte | Non-Cached XTM Ram address range (SFIBRIDGE2) Bridge to Bus BBB (SFIBRIDGE2)     | ok          | ok       |
| <br>В9480000 <sub>н</sub> | F801FFFF <sub>H</sub> | -         | Reserved                                                                         | BE          | BE       |
| F8020000 <sub>H</sub>     | F8027FFF <sub>H</sub> | 32 Kbyte  | sri slave interface (FSIRAM)                                                     | ok          | ok       |



Table 2 Address Map as seen by Bus Masters on Bus SRI (cont'd)

| Address Ran           | ige                   | Size      | Unit                                            | Access Type |       |
|-----------------------|-----------------------|-----------|-------------------------------------------------|-------------|-------|
| from                  | to                    |           |                                                 | Read        | Write |
| F8028000 <sub>H</sub> | F802FFFF <sub>H</sub> | -         | Reserved                                        | BE          | BE    |
| F8030000 <sub>H</sub> | F80300FF <sub>H</sub> | 256 byte  | sri slave interface (FSI)                       | ok          | ok    |
| F8030100 <sub>H</sub> | F8037FFF <sub>H</sub> | -         | Reserved                                        | BE          | BE    |
| F8038000 <sub>H</sub> | F803FFFF <sub>H</sub> | 32 Kbyte  | sri slave interface (PMU)                       | ok          | ok    |
| F8040000 <sub>H</sub> | F807FFFF <sub>H</sub> | 256 Kbyte | sri slave interface (DMU)                       | ok          | ok    |
| F8080000 <sub>H</sub> | F80FFFF <sub>H</sub>  | -         | Reserved                                        | BE          | BE    |
| F8100000 <sub>H</sub> | F810FFF <sub>H</sub>  | 64 Kbyte  | Special Function Registers (LMU0)               | ok          | ok    |
| F8110000 <sub>H</sub> | F811FFFF <sub>H</sub> | 64 Kbyte  | Special Function Registers (LMU1)               | ok          | ok    |
|                       |                       | 04 Nbyte  | Reserved                                        | BE          | BE    |
| F8120000 <sub>H</sub> | F86FFFFF <sub>H</sub> | -         |                                                 |             |       |
| F8700000 <sub>H</sub> | F870FFFF <sub>H</sub> | 64 Kbyte  | sri slave interface (DOM0)                      | ok          | ok    |
| F8710000 <sub>H</sub> | F87FFFF <sub>H</sub>  | -         | Reserved                                        | BE          | BE    |
| F8800000 <sub>H</sub> | F881FFFF <sub>H</sub> | 128 Kbyte | Safety Memory Protection Register (CPU0)        | ok          | ok    |
|                       |                       |           | DLMU Safety Memory Protection registers (CPU0)  | ok          | ok    |
|                       |                       |           | Safety register protection registers (CPU0)     | ok          | ok    |
|                       |                       |           | Kernel Reset registers (CPU0)                   | ok          | ok    |
|                       |                       |           | Flash Configuration registers (CPU0)            | ok          | ok    |
|                       |                       |           | Overlay Block Control registers (CPU0)          | ok          | ok    |
|                       |                       |           | Memory Integrity Registers (CPU0)               | ok          | ok    |
|                       |                       |           | Core Special Function Registers (CPU0)          | ok          | ok    |
|                       |                       |           | General Purpose Registers (CPU0)                | ok          | ok    |
|                       |                       |           | Memory Protection Registers (CPU0)              | ok          | ok    |
|                       |                       |           | Temporal Protection System registers (CPU0)     | ok          | ok    |
|                       |                       |           | Floating point register (CPU0)                  | ok          | ok    |
|                       |                       |           | Core Debug Performance Counter registers (CPU0) | ok          | ok    |
|                       |                       |           | Data Memory Interface registers (CPU0)          | ok          | ok    |
|                       |                       |           | Program Memory Interface registers (CPU0)       | ok          | ok    |
| F8820000 <sub>H</sub> | F883FFFF <sub>H</sub> | 128 Kbyte | Safety Memory Protection Register (CPU1)        | ok          | ok    |
| . оошооон             | . 333 н               |           | DLMU Safety Memory Protection registers (CPU1)  | ok          | ok    |
|                       |                       |           | Safety register protection registers (CPU1)     | ok          | ok    |
|                       |                       |           | Kernel Reset registers (CPU1)                   | ok          | ok    |
|                       |                       |           | Flash Configuration registers (CPU1)            | ok          | ok    |
|                       |                       |           | Overlay Block Control registers (CPU1)          | ok          | ok    |
|                       |                       |           | Memory Integrity Registers (CPU1)               | ok          | ok    |
|                       |                       |           |                                                 | ok          | ok    |
|                       |                       |           | Core Special Function Registers (CPU1)          |             |       |
|                       |                       |           | General Purpose Registers (CPU1)                | ok          | ok    |
|                       |                       |           | Memory Protection Registers (CPU1)              | ok          | ok    |
|                       |                       |           | Temporal Protection System registers (CPU1)     | ok          | ok    |
|                       |                       |           | Floating point register (CPU1)                  | ok          | ok    |
|                       |                       |           | Core Debug Performance Counter registers (CPU1) | ok          | ok    |
|                       |                       |           | Data Memory Interface registers (CPU1)          | ok          | ok    |
|                       |                       |           | Program Memory Interface registers (CPU1)       | ok          | ok    |



 Table 2
 Address Map as seen by Bus Masters on Bus SRI (cont'd)

| Address Ran           | ige                   | Size      | Unit                                                                    | Access Ty |       |
|-----------------------|-----------------------|-----------|-------------------------------------------------------------------------|-----------|-------|
| from                  | to                    |           |                                                                         | Read      | Write |
| F8840000 <sub>H</sub> | F885FFFF <sub>H</sub> | 128 Kbyte | Safety Memory Protection Register (CPU2)                                | ok        | ok    |
|                       |                       |           | DLMU Safety Memory Protection registers (CPU2)                          | ok        | ok    |
|                       |                       |           | Safety register protection registers (CPU2)                             | ok        | ok    |
|                       |                       |           | Kernel Reset registers (CPU2)                                           | ok        | ok    |
|                       |                       |           | Flash Configuration registers (CPU2)                                    | ok        | ok    |
|                       |                       |           | Overlay Block Control registers (CPU2)                                  | ok        | ok    |
|                       |                       |           | Memory Integrity Registers (CPU2)                                       | ok        | ok    |
|                       |                       |           | Core Special Function Registers (CPU2)                                  | ok        | ok    |
|                       |                       |           | General Purpose Registers (CPU2)                                        | ok        | ok    |
|                       |                       |           | Memory Protection Registers (CPU2)                                      | ok        | ok    |
|                       |                       |           | Temporal Protection System registers (CPU2)                             | ok        | ok    |
|                       |                       |           | Floating point register (CPU2)                                          | ok        | ok    |
|                       |                       |           | Core Debug Performance Counter registers (CPU2)                         | ok        | ok    |
|                       |                       |           | Data Memory Interface registers (CPU2)                                  | ok        | ok    |
|                       |                       |           | Program Memory Interface registers (CPU2)                               | ok        | ok    |
| F8860000 <sub>H</sub> | F9FFFFF <sub>H</sub>  | -         | Reserved                                                                | BE        | BE    |
| FA000000 <sub>H</sub> | FAFFFFF               | 16 Mbyte  | Non-Cached XTM Ram address range (SFIBRIDGE2)                           | ok        | ok    |
| FB000000 <sub>H</sub> | FB00FFFF <sub>H</sub> | 64 Kbyte  | EMEM RAM SRI Interface Control Registers (EMEMMPU0)                     | ok        | ok    |
| FB010000 <sub>H</sub> | FB01FFFF <sub>H</sub> | 64 Kbyte  | EMEM RAM SRI Interface Control Registers (EMEMMPU1)                     | ok        | ok    |
| FB020000 <sub>H</sub> | FFBFFFFF              | -         | Reserved                                                                | BE BE     |       |
| FFC00000 <sub>H</sub> | FFC1FFFF <sub>H</sub> | 128 Kbyte | Data Flash 1 EEPROM (DF1) and HSM Command<br>Sequence Interpreter (DMU) | ok ok     |       |
| FFC20000 <sub>H</sub> | FFFFFFF               | -         | Reserved                                                                | BE        | BE    |

### 2.4 Bus Instance SPB

Table 3 Address Map as seen by Bus Masters on Bus SPB

| Address Ran           | ge                    | Size       | Unit                                                                                | Access Type |       |
|-----------------------|-----------------------|------------|-------------------------------------------------------------------------------------|-------------|-------|
| from                  | to                    |            |                                                                                     | Read        | Write |
| 00000000 <sub>H</sub> | 0FFFFFF <sub>H</sub>  | -          | Reserved                                                                            | BE          | BE    |
| 10000000 <sub>H</sub> | EFFFFFF <sub>H</sub>  | 3584 Mbyte | Redirection of SRI ranges (SFIBRIDGE1) Bridge to Bus Segment 00 of SRI (SFIBRIDGE1) | ok          | ok    |
| F0000000 <sub>H</sub> | F00001FF <sub>H</sub> | 512 byte   | FPI slave interface (FCE)                                                           | ok          | ok    |
| F0000200 <sub>H</sub> | F00003FF <sub>H</sub> | -          | Reserved                                                                            | BE          | BE    |
| F0000400 <sub>H</sub> | F00005FF <sub>H</sub> | 512 byte   | FPI slave interface (CBS)                                                           | ok          | ok    |
| F0000600 <sub>H</sub> | F00006FF <sub>H</sub> | 256 byte   | FPI slave interface (ASCLIN0)                                                       | ok          | ok    |
| F0000700 <sub>H</sub> | F00007FF <sub>H</sub> | 256 byte   | FPI slave interface (ASCLIN1)                                                       | ok          | ok    |
| F0000800 <sub>H</sub> | F00008FF <sub>H</sub> | 256 byte   | FPI slave interface (ASCLIN2)                                                       | ok          | ok    |
| F0000900 <sub>H</sub> | F00009FF <sub>H</sub> | 256 byte   | FPI slave interface (ASCLIN3)                                                       | ok          | ok    |



Table 3 Address Map as seen by Bus Masters on Bus SPB (cont'd)

| Address Ran           | ge                    | Size      | Unit                                             | Access Type |          |
|-----------------------|-----------------------|-----------|--------------------------------------------------|-------------|----------|
| from                  | to                    |           |                                                  | Read        | Write    |
| F0000A00 <sub>H</sub> | F0000FFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0001000 <sub>H</sub> | F00010FF <sub>H</sub> | 256 byte  | FPI slave interface (STM0)                       | ok          | ok       |
| F0001100 <sub>H</sub> | F00011FF <sub>H</sub> | 256 byte  | FPI slave interface (STM1)                       | ok          | ok       |
| F0001200 <sub>H</sub> | F00012FF <sub>H</sub> | 256 byte  | FPI slave interface (STM2)                       | ok          | ok       |
| F0001300 <sub>H</sub> | F00017FF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0001800 <sub>H</sub> | F00018FF <sub>H</sub> | 256 byte  | FPI slave interface (GPT120)                     | ok          | ok       |
| F0001900 <sub>H</sub> | F0001BFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0001C00 <sub>H</sub> | F0001CFF <sub>H</sub> | 256 byte  | Register block QSPI0 (QSPI0)                     | ok          | ok       |
| F0001D00 <sub>H</sub> | F0001DFF <sub>H</sub> | 256 byte  | Register block QSPI1 (QSPI1)                     | ok          | ok       |
| F0001E00 <sub>H</sub> | F0001EFF <sub>H</sub> | 256 byte  | Register block QSPI2 (QSPI2)                     | ok          | ok       |
| F0001F00 <sub>H</sub> | F0001FFF <sub>H</sub> | 256 byte  | Register block QSPI3 (QSPI3)                     | ok          | ok       |
| F0002000 <sub>H</sub> | F00029FF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0002A00 <sub>H</sub> | F0002AFF <sub>H</sub> | 256 byte  | FPI slave interface (CCU60)                      | ok          | ok       |
| F0002B00 <sub>H</sub> | F0002BFF <sub>H</sub> | 256 byte  | FPI slave interface (CCU61)                      | ok          | ok       |
| F0002C00 <sub>H</sub> | F000FFFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0010000 <sub>H</sub> | F0013FFF <sub>H</sub> | 16 Kbyte  | FPI slave interface (DMA)                        | ok          | ok       |
| F0014000 <sub>H</sub> | F001BFFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F001C000 <sub>H</sub> | F001CFFF <sub>H</sub> | 4 Kbyte   | FPI slave interface (ERAY0)                      | ok          | ok       |
|                       |                       |           | ERAY RAM (ERAY0)                                 | ok          | ok       |
| $F001D000_{H}$        | F001F0FF <sub>H</sub> | 8.2 Kbyte | FPI bus interface (GETH)                         | ok          | ok       |
|                       |                       |           | FPI bus interface (GETH)                         | ok          | ok       |
| F001F100 <sub>H</sub> | F001FFFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0020000 <sub>H</sub> | F0023FFF <sub>H</sub> | 16 Kbyte  | FPI slave interface (EVADC)                      | ok          | ok       |
| F0024000 <sub>H</sub> | F0024FFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0025000 <sub>H</sub> | F00250FF <sub>H</sub> | 256 byte  | FPI slave interface (CONVCTRL)                   | ok          | ok       |
| F0025100 <sub>H</sub> | F002FFFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0030000 <sub>H</sub> | F00300FF <sub>H</sub> | 256 byte  | BCU Registers (SBCU)                             | ok          | ok       |
| F0030100 <sub>H</sub> | F0034FFF <sub>H</sub> | -         | Reserved                                         | BE          | BE       |
| F0035000 <sub>H</sub> | F00351FF <sub>H</sub> | 512 byte  | FPI slave interface (IOM)                        | ok          | ok       |
| F0035200 <sub>H</sub> | F0035FFF <sub>H</sub> | -         | Reserved                                         |             | BE       |
| F0036000 <sub>H</sub> | F00363FF <sub>H</sub> | 1 Kbyte   | SCU: Connections to FPI/BPI bus (SCU)            | ok          | ok       |
|                       |                       |           | Clocking System Registers (SCU)                  | ok<br>ok    | ok<br>ok |
| F0036400 <sub>H</sub> | F00367FF <sub>H</sub> |           | Power Management Registers (SCU)                 | BE          | BE       |
| F0036800 <sub>H</sub> | F00367FF <sub>H</sub> | 2 Kbyte   | Reserved  EDI clave interface (SMII)             |             | ok       |
|                       |                       | -         | FPI slave interface (SMU)                        |             |          |
| F0037000 <sub>H</sub> | F0037FFF <sub>H</sub> | 4 Kbyte   | IR Status and Control Registers (INT)            | ok          | ok       |
| F0038000 <sub>H</sub> | F0039FFF <sub>H</sub> | 8 Kbyte   | IR Service Request Control Registers (SRC) (SRC) | ok<br>ok    | ok       |
| F003A000 <sub>H</sub> | F003A0FF <sub>H</sub> | 256 byte  | SPB bus slave interface (P00)                    |             | ok       |

2-9



 Table 3
 Address Map as seen by Bus Masters on Bus SPB (cont'd)

| Address Rar           | nge                   | Size       | Unit                                                | Access Ty |          |
|-----------------------|-----------------------|------------|-----------------------------------------------------|-----------|----------|
| from                  | to                    |            |                                                     | Read      | Write    |
| F003A100 <sub>H</sub> | F003A1FF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |
| F003A200 <sub>H</sub> | F003A2FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P02)                       | ok        | ok       |
| F003A300 <sub>H</sub> | F003A9FF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |
| F003AA00 <sub>H</sub> | F003AAFF <sub>H</sub> | 256 byte   | SPB bus slave interface (P10)                       | ok        | ok       |
| F003AB00 <sub>H</sub> | F003ABFF <sub>H</sub> | 256 byte   | SPB bus slave interface (P11)                       | ok        | ok       |
| F003AC00 <sub>H</sub> | F003ACFF <sub>H</sub> | 256 byte   | SPB bus slave interface (P12)                       | ok        | ok       |
| F003AD00 <sub>H</sub> | F003ADFF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |
| F003AE00 <sub>H</sub> | F003AEFF <sub>H</sub> | 256 byte   | SPB bus slave interface (P14)                       | ok        | ok       |
| F003AF00 <sub>H</sub> | F003AFFF <sub>H</sub> | 256 byte   | SPB bus slave interface (P15)                       | ok        | ok       |
| F003B000 <sub>H</sub> | F003B3FF <sub>H</sub> | -          | Reserved                                            | ВЕ        | BE       |
| F003B400 <sub>H</sub> | F003B4FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P20)                       | ok        | ok       |
| F003B500 <sub>H</sub> | F003B5FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P21)                       | ok        | ok       |
| F003B600 <sub>H</sub> | F003B6FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P22)                       | ok        | ok       |
| F003B700 <sub>H</sub> | F003B7FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P23)                       | ok        | ok       |
| F003B800 <sub>H</sub> | F003BFFF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |
| F003C000 <sub>H</sub> | F003C0FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P32)                       | ok        | ok       |
| F003C100 <sub>H</sub> | F003C1FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P33)                       | ok        | ok       |
| F003C200 <sub>H</sub> | F003C2FF <sub>H</sub> | 256 byte   | SPB bus slave interface (P34)                       | ok        | ok       |
| F003C300 <sub>H</sub> | F003FFFF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |
| F0040000 <sub>H</sub> | F005FFFF <sub>H</sub> | 128 Kbyte  | System Registers (HSM)                              | 32        | 32       |
| ••                    |                       |            | Debug Registers (HSM)                               | 32        | 32       |
|                       |                       |            | Communication Registers (HSM)                       | 32        | 32       |
|                       | FOOGEFFF              | CAIG       | HSM Reset (HSM)                                     | 32        | 32       |
| F0060000 <sub>H</sub> | F006FFFF <sub>H</sub> | 64 Kbyte   | FPI slave interface (MTU) FPI slave interface (MTU) | ok<br>ok  | ok<br>ok |
| F0070000 <sub>H</sub> | F00BFFFF <sub>H</sub> | _          | Reserved                                            | BE        | BE       |
| F00C0000 <sub>H</sub> | F00D00FF <sub>H</sub> | 64.2 Kbyte | FPI slave interface (I2C0)                          | ok        | ok       |
| 100с0000 <sub>Н</sub> | 1 00D0011 H           | 04.2 Nbyte | FPI slave interface (I2C0)                          | ok        | ok       |
| F00D0100 <sub>H</sub> | F01FFFFF <sub>H</sub> | -          | Reserved                                            |           | BE       |
| F0200000 <sub>H</sub> | F0208FFF <sub>H</sub> | 36 Kbyte   | RAM Area (CAN0)                                     | ok        | ok       |
| ***                   |                       |            | Register Area (CAN0)                                | ok        | ok       |
| F0209000 <sub>H</sub> | F020FFFF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |
| F0210000 <sub>H</sub> | F0218FFF <sub>H</sub> | 36 Kbyte   | RAM Area (CAN1)                                     | ok        | ok       |
|                       |                       |            | Register Area (CAN1)                                | ok        | ok       |
| F0219000 <sub>H</sub> | F023FFFF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |
| F0240000 <sub>H</sub> | F0241FFF <sub>H</sub> | 8 Kbyte    | Standby Controller XRAM (PMS)                       | ok        | ok       |
| F0242000 <sub>H</sub> | F0247FFF <sub>H</sub> | -          | Reserved                                            | BE        | BE       |



Table 3 Address Map as seen by Bus Masters on Bus SPB (cont'd)

| Address Ran           | ige                   | Size      | Unit                                                 | Access Type |       |
|-----------------------|-----------------------|-----------|------------------------------------------------------|-------------|-------|
| from                  | to                    |           |                                                      | Read        | Write |
| F0248000 <sub>H</sub> | F02481FF <sub>H</sub> | 512 byte  | FPI slave interface (PMS)                            | ok          | ok    |
|                       |                       |           | SMU registers in Standby power domain (PMS)          | ok          | ok    |
| F0248200 <sub>H</sub> | F027FFFF <sub>H</sub> | -         | Reserved                                             | BE          | BE    |
| F0280000 <sub>H</sub> | F0281FFF <sub>H</sub> | 8 Kbyte   | RAM Area (HSPDM)                                     | ok          | ok    |
| F0282000 <sub>H</sub> | F02820FF <sub>H</sub> | 256 byte  | FPI slave interface for BPI registers access (HSPDM) | ok          | ok    |
| F0282100 <sub>H</sub> | F7FFFFF <sub>H</sub>  | -         | Reserved                                             | BE          | BE    |
| F8000000 <sub>H</sub> | FFFFFFF               | 128 Mbyte | Redirection of SRI ranges (SFIBRIDGE1)               | ok          | ok    |

### 2.5 Bus Instance BBB

Table 4 Address Map as seen by Bus Masters on Bus BBB

| Address Rar           | nge                   | Size      | Unit                                                                             | Access        | s Type |
|-----------------------|-----------------------|-----------|----------------------------------------------------------------------------------|---------------|--------|
| from                  | to                    |           |                                                                                  | Read          | Write  |
| 00000000 <sub>H</sub> | 98FFFFFF <sub>H</sub> | -         | Reserved                                                                         | BE            | BE     |
| 99000000 <sub>H</sub> | 990FFFFF <sub>H</sub> | 1 Mbyte   | BBB slave interface 0 (access to EMEM module RAM, cached segment) (EMEMRAM0)     | ok            | ok     |
| 99100000 <sub>H</sub> | 991FFFFF <sub>H</sub> | 1 Mbyte   | BBB slave interface 1 (access to EMEM module RAM, cached segment) (EMEMRAM1)     | ok            | ok     |
| 99200000 <sub>H</sub> | B8FFFFF <sub>H</sub>  | -         | Reserved                                                                         | BE            | BE     |
| B9000000 <sub>H</sub> | B90FFFFF <sub>H</sub> | 1 Mbyte   | BBB slave interface 0 (access to EMEM module RAM, non-cached segment) (EMEMRAM0) | ok ok         |        |
| B9100000 <sub>H</sub> | B91FFFFF <sub>H</sub> | 1 Mbyte   | BBB slave interface 1 (access to EMEM module RAM, non-cached segment) (EMEMRAM1) | ok ok         |        |
| B9200000 <sub>H</sub> | B93FFFFF <sub>H</sub> | -         | Reserved                                                                         | BE            | BE     |
| B9400000 <sub>H</sub> | B947FFF <sub>H</sub>  | 512 Kbyte | XTM FPI slave interface (XTM)                                                    | ok            | ok     |
| B9480000 <sub>H</sub> | EFFFFFF <sub>H</sub>  | -         | Reserved                                                                         | BE BE         |        |
| F0000000 <sub>H</sub> | FA0000FF <sub>H</sub> | -         | Reserved                                                                         | BE            |        |
| FA000100 <sub>H</sub> | FA0001FF <sub>H</sub> | 256 byte  | BCU Registers (EBCU)                                                             | ok            | ok     |
| FA000200 <sub>H</sub> | FA000FFF <sub>H</sub> | -         | Reserved                                                                         | BE            | BE     |
| FA001000 <sub>H</sub> | FA0010FF <sub>H</sub> | 256 byte  | FPI slave interface (AGBT)                                                       | ok            | ok     |
| FA001100 <sub>H</sub> | FA005FFF <sub>H</sub> | -         | Reserved                                                                         | BE            | BE     |
| FA006000 <sub>H</sub> | FA0060FF <sub>H</sub> | 256 byte  | BPI SFF (access to EMEM core registers) (EMEM)                                   | ok            | ok     |
| FA006100 <sub>H</sub> | FA00FFFF <sub>H</sub> | -         | Reserved                                                                         | BE I          |        |
| FA010000 <sub>H</sub> | FA01FFFF <sub>H</sub> | 64 Kbyte  | FPI slave interface (MCDSLIGHT)                                                  | (CDSLIGHT) ok |        |
| FA020000 <sub>H</sub> | FA03FFFF <sub>H</sub> | -         | Reserved                                                                         | BE B          |        |
| FA040000 <sub>H</sub> | FA0401FF <sub>H</sub> | 512 byte  | FPI slave interface (RIF0)                                                       | ok ok         |        |
| FA040200 <sub>H</sub> | FA0403FF <sub>H</sub> | 512 byte  | FPI slave interface (RIF1)                                                       |               | ok     |
| FA040400 <sub>H</sub> | FA6FFFF <sub>H</sub>  | -         | Reserved                                                                         | BE            | BE     |



 Table 4
 Address Map as seen by Bus Masters on Bus BBB (cont'd)

| Address Ran           | ige                   | Size Unit |                                    | Access Type |       |
|-----------------------|-----------------------|-----------|------------------------------------|-------------|-------|
| from                  | to                    |           |                                    | Read        | Write |
| FA700000 <sub>H</sub> | FA7000FF <sub>H</sub> | 256 byte  | SPU Lockstep Registers (SPULCKSTP) | ok          | ok    |
| FA700100 <sub>H</sub> | FA7FFFF <sub>H</sub>  | -         | Reserved                           | BE          | BE    |
| FA800000 <sub>H</sub> | FA8007FF <sub>H</sub> | 2 Kbyte   | SPU Registers (SPU0)               | ok          | ok    |
| FA800800 <sub>H</sub> | FA9FFFF <sub>H</sub>  | -         | Reserved                           | BE          | BE    |
| FAA00000 <sub>H</sub> | FAA0FFFF <sub>H</sub> | 64 Kbyte  | SPU Configuration Memory (SPU0)    | 32          | 32    |
| FAA10000 <sub>H</sub> | FABFFFFF              | -         | Reserved                           | BE          | BE    |
| FAC00000 <sub>H</sub> | FAC007FF <sub>H</sub> | 2 Kbyte   | SPU Registers (SPU1)               | ok          | ok    |
| FAC00800 <sub>H</sub> | FADFFFFF <sub>H</sub> | -         | Reserved                           | BE          | BE    |
| FAE00000 <sub>H</sub> | FAE0FFFF <sub>H</sub> | 64 Kbyte  | SPU Configuration Memory (SPU1)    | 32          | 32    |
| FAE10000 <sub>H</sub> | FFFFFFF               | -         | Reserved                           | BE          | BE    |



### 2.6 Revision History

### Table 5 Revision History

| Reference          | Change to Previous Version                                                                                                                                                                                    | Comment |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| V0.1.12            |                                                                                                                                                                                                               |         |
| -                  | Formal change: for some memory ranges (e.g. "PFI0") the name was changed by appending "_NC" to "PFI0_NC" to ensure that derived tool files contain different symbols for cached and non-cached memory ranges. | _       |
| Page 10            | Changed description of range starting at F0240000 from "SCR XRAM (PMS)" to "Standby Controller XRAM (PMS)".                                                                                                   | -       |
| V0.1.13            |                                                                                                                                                                                                               |         |
| -                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            | -       |
| V0.1.14            |                                                                                                                                                                                                               |         |
| -                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            | -       |
| V0.1.15            |                                                                                                                                                                                                               |         |
| -                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            | -       |
| V0.1.16            |                                                                                                                                                                                                               |         |
| -                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            | -       |
| V0.1.17            |                                                                                                                                                                                                               |         |
| _                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            | -       |
| V0.1.18            |                                                                                                                                                                                                               |         |
| -                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            | -       |
| V0.1.19            |                                                                                                                                                                                                               |         |
| -                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            |         |
| V0.1.20            |                                                                                                                                                                                                               |         |
| -                  | No changes. Only version number changed to keep alignment with family address map.                                                                                                                            |         |
| V0.1.21            |                                                                                                                                                                                                               |         |
| Page 8,<br>Page 11 | In bus instances SPB and BBB several address ranges corrected to "BE".                                                                                                                                        |         |



#### **TC35x Firmware**

#### 3 TC35x Firmware

This chapter supplements the family documentation with device specific information for TC35x devices.

#### 3.1 Checker Software exit information for ALL CHECKS PASSED

Below the SCU\_STMEM3...SCU\_STMEM6 registers' content corresponding to "ALL CHECKS PASSED" result from Checker Software (CHSW) upon different device reset types is shown.

Table 6 "ALL CHECKS PASSED" indication by CHSW for TC35x

| Reset type        | Additional conditions                    | SCU_STMEM3            | SCU_STMEM4            | SCU_STMEM5            | SCU_STMEM6            |
|-------------------|------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| Cold power-on 1)  |                                          | A0F3FB1F <sub>H</sub> | 00000001 <sub>H</sub> | A0F3FB1F <sub>H</sub> | A0F3FB1F <sub>H</sub> |
| Warm power-on     |                                          | A0E3F82F <sub>H</sub> | 00000001 <sub>H</sub> | A0E3F82F <sub>H</sub> | A0E3F82F <sub>H</sub> |
| System reset      |                                          | 20E0B84F <sub>H</sub> | 00000001 <sub>H</sub> | 20E0B84F <sub>H</sub> | 20E0B84F <sub>H</sub> |
| Application reset | CCUCON5.GETHDIV<>0<br>CCUCON5.ADASDIV<>0 | 20E0088F <sub>H</sub> | 00000001 <sub>H</sub> | 20E0088F <sub>H</sub> | 20E0088F <sub>H</sub> |
|                   | CCUCON5.GETHDIV<>0<br>CCUCON5.ADASDIV=0  | 20E0088F <sub>H</sub> | 00C00001 <sub>H</sub> | 2020088F <sub>H</sub> | 20E0088F <sub>H</sub> |
|                   | CCUCON5.GETHDIV=0<br>CCUCON5.ADASDIV<>0  | 20E0088F <sub>H</sub> | 00200001 <sub>H</sub> | 20C0088F <sub>H</sub> | 20E0088F <sub>H</sub> |
|                   | CCUCON5.GETHDIV=0<br>CCUCON5.ADASDIV=0   | 20E0088F <sub>H</sub> | 00E00001 <sub>H</sub> | 2000088F <sub>H</sub> | 20E0088F <sub>H</sub> |

<sup>1)</sup> Device start-up after LBIST execution is handled by AURIX<sup>TM</sup> TC3xx Firmware as cold power-on, therefore the SCU\_STMEMx values in this row apply also in such a case (after LBIST).

Note: The result from some check(s) depends on additional conditions as follows:

- 1. The check for Gigabit Ethernet MAC module(s) calibration will fail after application reset, if the application software has not enabled GETH clock (in SCU\_CCUCON5.GETHDIV register) after the previous power-on/system reset(s) meaning if the module is not used by application therefore in such use-case anyway the check for this' module calibration is not relevant.
- 2. The check for RIF module(s) calibration will fail after application reset, if the application software has not enabled ADAS clock (in SCU\_CCUCON5.ADASDIV register) after the previous power-on/system reset(s) meaning if the module is not used by application therefore in such use-case anyway the check for this' module calibration is not relevant.

#### 3.2 Revision History

Table 7 Revision History

| Reference                                                                                                                          | Change to Previous Version | Comment |  |  |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------|--|--|
| V1.1.0.1.14, V1.1.0.1.15, V1.1.0.1.16                                                                                              |                            |         |  |  |
|                                                                                                                                    | No change                  |         |  |  |
| V1.1.0.1.17                                                                                                                        | ·                          | •       |  |  |
| Table 6 Footnote added, explaining FW handling after LBIST execution (documentation improvement only, no change in implementation) |                            |         |  |  |



#### **TC35x Firmware**

### Table 7 Revision History

| Reference   | Change to Previous Version | Comment |
|-------------|----------------------------|---------|
| V1.1.0.1.18 |                            |         |
| _           | No functional changes      |         |



**On-Chip System Connectivity (and Bridges)** 

# 4 On-Chip System Connectivity {and Bridges}

Text with reference to family spec.

## 4.1 TC35x Specific IP Configuration

Table 8 TC35x specific configuration of DOM

| Parameter  Application Reset  Access only when any Endinit (SCU_WDTCPUxCON0.EI = 0 for any CPUx)  Access only when Safety Endinit (SCU_SEICON.EI = 0)  Access only from HSM Master or HSM debug (or FPRO.PROINHSMCFG=0)  Access only when PSW = Supervisor Mode  Access only when PSW = User Mode 0 or 1  Access only when PSW = User Mode 0 or 1  Access only from Master x (when MOD_ACCEN0.ENx = 1 or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1                   | i unite i i i i i i i i i i i i i i i i i i         |                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------|
| Access only when any Endinit (SCU_WDTCPUxCON0.EI = 0 for any CPUx)  Access only when Safety Endinit (SCU_SEICON.EI = 0) Access only from HSM Master or HSM debug (or FPRO.PROINHSMCFG=0)  Access only when PSW = Supervisor Mode Access only when PSW = User Mode 0 or 1  Access only when OCDS enabled  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)                     | Parameter                                           | DOM0                  |
| = 0 for any CPUx)  Access only when Safety Endinit (SCU_SEICON.EI = 0)  Access only from HSM Master or HSM debug (or FPRO.PROINHSMCFG=0)  Access only when PSW = Supervisor Mode  Access only when PSW = User Mode 0 or 1  Access only when OCDS enabled  Access only from Master x (when MOD_ACCEN0.ENx = 1 or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Access only from Master x                   | Application Reset                                   | Application Reset     |
| Access only from HSM Master or HSM debug (or FPRO.PROINHSMCFG=0)  Access only when PSW = Supervisor Mode  Access only when PSW = User Mode 0 or 1  Access only when OCDS enabled  Access only from Master x (when MOD_ACCEN0.ENx = 1 or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Number of SCI interfaces  57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                     | ENDINIT               |
| FPRO.PROINHSMCFG=0)  Access only when PSW = Supervisor Mode  Access only when PSW = User Mode 0 or 1  Access only when OCDS enabled  Access only from Master x (when MOD_ACCEN0.ENx = 1 or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1)  Access only from Master x (when MOD_ACCEN1.ENx = 1)  Number of SCI interfaces  I6  Sri base address  F8700000 <sub>H</sub> OLDA base address  8FE00000 <sub>H</sub> OLDA range  OLDA base address (non-cached)  ACCESS only when PSW = Supervisor Mode  Superv | Access only when Safety Endinit (SCU_SEICON.EI = 0) | Safety ENDINIT        |
| Access only when PSW = User Mode 0 or 1  Access only when OCDS enabled  Access only from Master x (when MOD_ACCEN0.ENx = 1 Valid Master  or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1) Valid Master (0)  Access only from Master x (when MOD_ACCEN1.ENx = 1) Valid Master (1)  Number of SCI interfaces  16  sri base address  F8700000 <sub>H</sub> OLDA base address  8FE00000 <sub>H</sub> OLDA range  80000 <sub>H</sub> OLDA base address (non-cached)  AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | •                                                   | HSM Access            |
| Access only when OCDS enabled  Access only from Master x (when MOD_ACCEN0.ENx = 1 or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1) Valid Master (0)  Access only from Master x (when MOD_ACCEN1.ENx = 1) Valid Master (1)  Number of SCI interfaces  16  sri base address  F8700000 <sub>H</sub> sri address range  10000 <sub>H</sub> OLDA base address  8FE00000 <sub>H</sub> OLDA range  80000 <sub>H</sub> OLDA base address (non-cached)  AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Access only when PSW = Supervisor Mode              | Supervisor Mode       |
| Access only from Master x (when MOD_ACCEN0.ENx = 1 or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1) Valid Master (0)  Access only from Master x (when MOD_ACCEN1.ENx = 1) Valid Master (1)  Number of SCI interfaces  16  sri base address  F8700000 <sub>H</sub> Sri address range  10000 <sub>H</sub> OLDA base address  8FE00000 <sub>H</sub> OLDA range  80000 <sub>H</sub> OLDA base address (non-cached)  AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Access only when PSW = User Mode 0 or 1             | User Mode             |
| or MOD_ACCEN1.ENx = 1)  Access only from Master x (when MOD_ACCEN0.ENx = 1) Valid Master (0)  Access only from Master x (when MOD_ACCEN1.ENx = 1) Valid Master (1)  Number of SCI interfaces  16  sri base address  F8700000 <sub>H</sub> sri address range  10000 <sub>H</sub> OLDA base address  8FE00000 <sub>H</sub> OLDA range  80000 <sub>H</sub> OLDA base address (non-cached)  AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Access only when OCDS enabled                       | Debug Mode            |
| Access only from Master x (when MOD_ACCEN1.ENx = 1) Valid Master (1)  Number of SCI interfaces 16  sri base address F8700000 <sub>H</sub> sri address range 10000 <sub>H</sub> OLDA base address 8FE00000 <sub>H</sub> OLDA range 80000 <sub>H</sub> OLDA base address (non-cached) AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | •                                                   | Valid Master          |
| Number of SCI interfaces  sri base address  F8700000 <sub>H</sub> sri address range  10000 <sub>H</sub> OLDA base address  8FE00000 <sub>H</sub> OLDA range  80000 <sub>H</sub> AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Access only from Master x (when MOD_ACCEN0.ENx = 1) | Valid Master (0)      |
| sri base addressF8700000 <sub>H</sub> sri address range10000 <sub>H</sub> OLDA base address8FE00000 <sub>H</sub> OLDA range80000 <sub>H</sub> OLDA base address (non-cached)AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Access only from Master x (when MOD_ACCEN1.ENx = 1) | Valid Master (1)      |
| sri address range  OLDA base address  8FE00000 <sub>H</sub> OLDA range  80000 <sub>H</sub> OLDA base address (non-cached)  AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Number of SCI interfaces                            | 16                    |
| OLDA base address  8FE00000 <sub>H</sub> OLDA range  80000 <sub>H</sub> OLDA base address (non-cached)  AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | sri base address                                    | F8700000 <sub>H</sub> |
| OLDA range 80000 <sub>H</sub> OLDA base address (non-cached) AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | sri address range                                   | 10000 <sub>H</sub>    |
| OLDA base address (non-cached)  AFE00000 <sub>H</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OLDA base address                                   | 8FE00000 <sub>H</sub> |
| - "                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OLDA range                                          | 80000 <sub>H</sub>    |
| OLDA range (non-cached) 80000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OLDA base address (non-cached)                      | AFE00000 <sub>H</sub> |
| occell                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OLDA range (non-cached)                             | 80000 <sub>H</sub>    |



### **On-Chip System Connectivity (and Bridges)**

### 4.2 TC35x Specific Register Set

### **Register Address Space Table**

Table 9 Register Address Space - DOM

| Module | Base Address          | End Address           | Note                           |
|--------|-----------------------|-----------------------|--------------------------------|
| (DOM0) | 8FE00000 <sub>H</sub> | 8FE7FFF <sub>H</sub>  | Online Data Acquisition (OLDA) |
|        | AFE00000 <sub>H</sub> | AFE7FFFF <sub>H</sub> | Online Data Acquisition (OLDA) |
| DOM0   | F8700000 <sub>H</sub> | F870FFFF <sub>H</sub> | sri slave interface            |

### **Register Overview Table**

Table 10 Register Overview - DOM0 (ascending Offset Address)

| <b>Short Name</b>              | Description                          | Offset                                    | Access M | Page    |                       |
|--------------------------------|--------------------------------------|-------------------------------------------|----------|---------|-----------------------|
|                                |                                      | Address                                   | Read     | Write   | Number                |
| DOM0_PECONx<br>(x=0-15)        | Protocol Error Control Register x    | 00000 <sub>H</sub> +<br>x*20 <sub>H</sub> | 32,U,SV  | 32,P,SV | See<br>Family<br>Spec |
| DOM0_PRIORIT<br>Yx<br>(x=0-15) | SCIx Arbiter Priority Register       | 00008 <sub>H</sub> +<br>x*20 <sub>H</sub> | 32,U,SV  | 32,P,SV | See<br>Family<br>Spec |
| DOM0_ERRADD<br>Rx<br>(x=0-15)  | SCI x Error Address Capture Register | 00010 <sub>H</sub> +<br>x*20 <sub>H</sub> | 32,U,SV  | 32,P,SV | See<br>Family<br>Spec |
| DOM0_ERRx<br>(x=0-15)          | SCI x Error Capture Register         | 00018 <sub>H</sub> +<br>x*20 <sub>H</sub> | 32,U,SV  | 32,P,SV | See<br>Family<br>Spec |
| DOM0_ID                        | Identification Register              | 00408 <sub>H</sub>                        | 32,U,SV  | BE      | See<br>Family<br>Spec |
| DOM0_PESTAT                    | Protocol Error Status Register       | 00410 <sub>H</sub>                        | 32,U,SV  | 32,P,SV | See<br>Family<br>Spec |
| DOM0_TIDSTAT                   | Transaction ID Status Register       | 00418 <sub>H</sub>                        | 32,U,SV  | 32,P,SV | See<br>Family<br>Spec |
| DOM0_TIDEN                     | Transaction ID Enable Register       | 00420 <sub>H</sub>                        | 32,U,SV  | 32,P,SV | See<br>Family<br>Spec |
| DOM0_BRCON                     | Domain 0 Bridge Control Register     | 00430 <sub>H</sub>                        | 32,U,SV  | 32,P,SV | 4                     |



### **On-Chip System Connectivity (and Bridges)**

 Table 10
 Register Overview - DOM0 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Description              | Offset             | Access M | Page     |                       |
|-------------------|--------------------------|--------------------|----------|----------|-----------------------|
|                   |                          | Address            | Read     | Write    | Number                |
| DOM0_ACCEN0       | Access Enable Register 0 | 004F0 <sub>H</sub> | 32,U,SV  | 32,SV,SE | See<br>Family<br>Spec |
| DOM0_ACCEN1       | Access Enable Register 1 | 004F8 <sub>H</sub> | 32,U,SV  | 32,SV,SE | See<br>Family<br>Spec |



### **On-Chip System Connectivity (and Bridges)**

### 4.3 TC35x Specific Registers

#### 4.3.1 sri slave interface

### **Domain 0 Bridge Control Register**

#### DOMO\_BRCON **Domain 0 Bridge Control Register** Application Reset Value: 0000 0200<sub>H</sub> $(00430_{H})$ 31 28 27 26 25 24 22 21 20 19 18 17 16 0 0 rw 15 14 13 12 11 10 9 8 7 6 3 2 0 OLDAE 0 0 0 1 0 0 0 N rw rw rw rw rw

| Field  | Bits                            | Туре | Description                                                                                                                                                                                                                                                                                                  |
|--------|---------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OLDAEN | 0                               | rw   | Online Data Acquisition Enable This bit is used to control trap generated for write accesses to the OLDA address range associated with this domain.  O <sub>B</sub> Trap generated on a write access to the OLDA memory range.  1 <sub>B</sub> No trap generated on a write access to the OLDA memory range. |
| 0      | 5:1,<br>8:7,<br>12:11,<br>31:20 | r    | Reserved Read as 0; shall be written with 0.                                                                                                                                                                                                                                                                 |
| 0      | 6,<br>10,<br>19:13              | rw   | Reserved Read as 0; shall be written with 0.                                                                                                                                                                                                                                                                 |
| 1      | 9                               | rw   | Reserved Read as 1; shall be written with 1.                                                                                                                                                                                                                                                                 |

### 4.4 Connectivity

No connections in TC35x

### 4.5 Interconnection Matrices

#### 4.5.1 Domain 0 Interconnection Matrix

By default the crossbar connects MCIs to SCIs. The following connectivity matrix highlights (in red and yellow) the MCI to SCI interconnects that are non-standard in the TC35x. The unimplemented connections are redundant as they would not be useful (illegal or trapping) therefore do not restrict the functionality.



### **On-Chip System Connectivity (and Bridges)**



Figure 1 TC35x Domain0 Connectivity Matrix

Note: DMA MIF0 (MCI0) connections to EMEM0/EMEM1 (SCI9/SCI10) are only used to access the EMEM SFR ranges.

### 4.6 Revision History

Table 11 Revision History

| Reference | Change to Previous Version                                                                                                                                                                                                                                          | Comment |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| V1.1.13   |                                                                                                                                                                                                                                                                     | 1       |
| Page 4    | Updated BRCON bitfield to show that bit 9 while reserved will read as 1 and should be updated to 1 (The bitfield was incorrectly showing value 0 previously). Restored correct access permission (r/w) for bit fields which are not intended for customer function. |         |
| V1.1.14   |                                                                                                                                                                                                                                                                     |         |
|           | No change.                                                                                                                                                                                                                                                          |         |
| V1.1.15   |                                                                                                                                                                                                                                                                     |         |
|           | No change.                                                                                                                                                                                                                                                          |         |
| V1.1.16   |                                                                                                                                                                                                                                                                     |         |
| -         | No change.                                                                                                                                                                                                                                                          |         |
| V1.1.17   |                                                                                                                                                                                                                                                                     |         |
|           | No change.                                                                                                                                                                                                                                                          |         |



**On-Chip System Connectivity (and Bridges)** 



### 4.7 FPI Bus Control Units (SBCU, EBCU)

This chapter supplements the family documentation with device specific information for TC35x.

### **4.7.1** TC35x Specific IP Configuration

The TC35x includes two FPI Bus instances. Each FPI Bus instances has its dedicated Bus Control Unit:

Table 12 Register Address Space - BCU

| Module | Base Address          | End Address           | Note              |
|--------|-----------------------|-----------------------|-------------------|
| (EBCU) | F0000000 <sub>H</sub> | FFFFFFF <sub>H</sub>  | FPI default slave |
| EBCU   | FA000100 <sub>H</sub> | FA0001FF <sub>H</sub> | BCU Registers     |
| (SBCU) | F0000000 <sub>H</sub> | F7FFFFF <sub>H</sub>  | FPI default slave |
| SBCU   | F0030000 <sub>H</sub> | F00300FF <sub>H</sub> | BCU Registers     |

- System Peripheral Bus (SPB) -> SBCU. The SBCU registers are described in Chapter 4.7.2
- Back Bone bus (BBB) -> EBCU. The EBCU registers are described in Chapter 4.7.3

### 4.7.2 SBCU Control Unit Registers

Figure 2 and Table 13 are showing the address maps with all registers of the System Bus Control Unit (SBCU) module.

List of used Reset Class abbreviations:

- Reset Class 1 -> Debug Reset, Power-on Reset (see chapter SCU / Reset Types)
- Reset Class 3 -> Application Reset, System Reset, Power-on Reset (see chapter SCU / Reset Types)



### **SBCU Control Registers Overview**



Figure 2 SBCU Registers

Table 13 Register Overview - SBCU (ascending Offset Address)

| <b>Short Name</b> | Long Name                             | Offset            | Access | Mode   | Reset                | Page<br>Number        |  |
|-------------------|---------------------------------------|-------------------|--------|--------|----------------------|-----------------------|--|
|                   |                                       | Address           | Read   | Write  |                      |                       |  |
| SBCU_ID           | CU_ID Module Identification Register  |                   | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| SBCU_CON          | BCU Control Register                  | 0010 <sub>H</sub> | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| SBCU_PRIOH        | Arbiter Priority Register<br>High     | 0014 <sub>H</sub> | U,SV   | SV,E,P | Application<br>Reset | 10                    |  |
| SBCU_PRIOL        | Arbiter Priority Register Low         | 0018 <sub>H</sub> | U,SV   | SV,E,P | Application<br>Reset | 11                    |  |
| SBCU_ECON         | BCU Error Control Capture<br>Register | 0020 <sub>H</sub> | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |



 Table 13
 Register Overview - SBCU (ascending Offset Address) (cont'd)

| Short Name              | Long Name                                                              | Offset                     | Access | Mode  | Reset                 | Page                  |  |
|-------------------------|------------------------------------------------------------------------|----------------------------|--------|-------|-----------------------|-----------------------|--|
|                         |                                                                        | Address                    | Read   | Write |                       | Number                |  |
| SBCU_EADD               | BCU Error Address Capture<br>Register                                  | 0024 <sub>H</sub>          | U,SV   | SV,P  | Application<br>Reset  | See<br>Family<br>Spec |  |
| SBCU_EDAT               | BCU Error Data Capture<br>Register                                     | 0028 <sub>H</sub>          | U,SV   | SV,P  | Application<br>Reset  | See<br>Family<br>Spec |  |
| SBCU_DBCNTL             | BCU Debug Control Register                                             | 0030 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset           | See<br>Family<br>Spec |  |
| SBCU_DBGRNT             | SBCU Debug Grant Mask<br>Register                                      | 0034 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset           | 11                    |  |
| SBCU_DBADR1             | BCU Debug Address 1<br>Register                                        | 0038 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset           | See<br>Family<br>Spec |  |
| SBCU_DBADR2             | BCU Debug Address 2<br>Register                                        | 003C <sub>H</sub>          | U,SV   | SV,P  | Debug Reset           | See<br>Family<br>Spec |  |
| SBCU_DBBOS              | BCU Debug Bus Operation<br>Signals Register                            | 0040 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset           | See<br>Family<br>Spec |  |
| SBCU_DBGNTT             | SBCU Debug Trapped<br>Master Register                                  | 0044 <sub>H</sub>          | U,SV   | BE    | Debug Reset           | 13                    |  |
| SBCU_DBADRT             | BCU Debug Trapped<br>Address Register                                  | 0048 <sub>H</sub>          | U,SV   | BE    | Debug Reset           | See<br>Family<br>Spec |  |
| SBCU_DBBOST             | BCU Debug Trapped Bus<br>Operation Signals Register                    | 004C <sub>H</sub>          | U,SV   | BE    | Debug Reset           | See<br>Family<br>Spec |  |
| SBCU_DBDAT              | BCU Debug Data Status<br>Register                                      | 0050 <sub>H</sub>          | U,SV   | BE    | Debug Reset           | See<br>Family<br>Spec |  |
| SBCU_ALSTATx<br>(x=0-3) | BCU EDC Alarm Status<br>Register x                                     | 0060 <sub>H</sub> +x<br>*4 | U,SV   | SV,P  | Application<br>Reset  | 14                    |  |
| SBCU_ALCLRx<br>(x=0-3)  | J_ALCLRx BCU EDC Alarm Clear                                           |                            | U,SV   | SV,P  | Application<br>Reset  | See<br>Family<br>Spec |  |
| SBCU_ALCTRL             | BCU EDC Alarm Control 0080 <sub>H</sub> U,SV SV,P Application Register |                            |        |       | See<br>Family<br>Spec |                       |  |
| SBCU_FEGEN              | FPI Error Generation<br>Control Register                               | 0084 <sub>H</sub>          | U,SV   | SV,SE | Application<br>Reset  | See<br>Family<br>Spec |  |



Table 13 Register Overview - SBCU (ascending Offset Address) (cont'd)

| Short Name  | Long Name                | Offset            | Access | Mode  | Reset                | Page                  |  |
|-------------|--------------------------|-------------------|--------|-------|----------------------|-----------------------|--|
|             |                          | Address           | Read   | Write |                      | Number                |  |
| SBCU_ACCEN1 | Access Enable Register 1 | 00F8 <sub>H</sub> | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |
| SBCU_ACCEN0 | Access Enable Register 0 | 00FC <sub>H</sub> | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |

## 4.7.2.1 SBCU Control Registers Descriptions

Note: For all PRIOH / PRIOL bit fields, a lower number has a higher priority in the arbitration round than a

higher one.

### **Arbiter Priority Register High**

# SBCU\_PRIOH

| Arbite | r Priori |      | ister H | igh |      | (0014 <sub>H</sub> ) |    |      |      |      | Application Reset Value: FEDC 8888 <sub>H</sub> |    |     |      |    |
|--------|----------|------|---------|-----|------|----------------------|----|------|------|------|-------------------------------------------------|----|-----|------|----|
| 31     | 30       | 29   | 28      | 27  | 26   | 25                   | 24 | 23   | 22   | 21   | 20                                              | 19 | 18  | 17   | 16 |
|        | RESE     | RVED | •       |     | RESE | RVED                 |    |      | HSM  | ІСМІ | '                                               |    | HSN | IRMI | '  |
|        | r        | W    | 1       |     | r    | W                    | 1  |      | r    | W    | 1                                               |    | r   | W    | I  |
| 15     | 14       | 13   | 12      | 11  | 10   | 9                    | 8  | 7    | 6    | 5    | 4                                               | 3  | 2   | 1    | 0  |
|        | RESE     | RVED |         |     | RESE | RESERVED RESI        |    | RESE | RVED |      |                                                 | CF | U2  |      |    |
| 1      | r        | W    | 1       | 1   | r    | rw                   |    |      | r    | rw   |                                                 |    |     | 1    |    |

| Field    | Bits                                       | Туре | Description                                                                                                    |
|----------|--------------------------------------------|------|----------------------------------------------------------------------------------------------------------------|
| CPU2     | 3:0                                        | rw   | CPU2 Priority (Index 8) This bit field defines the priority on the SPB for CPU2 access to the SPB.             |
| RESERVED | 7:4,<br>11:8,<br>15:12,<br>27:24,<br>31:28 | rw   | Reserved Read as reset value or last written value; should be written with 0.                                  |
| HSMRMI   | 19:16                                      | rw   | HSMRMI Priority (Index 12) This bit field defines the priority on the SPB for HSMRMI access to the SPB.        |
| HSMCMI   | 23:20                                      | rw   | <b>HSMCMI Priority (Index 13)</b> This bit field defines the priority on the SPB for HSMCMI access to the SPB. |



### **Arbiter Priority Register Low**

| CDCII       |       |
|-------------|-------|
| <b>3DLU</b> | PRIOL |

| Arbite | Arbiter Priority Register Low |    |    |    |          |    |    | (0018 <sub>H</sub> ) Ap |      |      |    | plication Reset Value: 8854 3210 <sub>H</sub> |      |      |    |  |
|--------|-------------------------------|----|----|----|----------|----|----|-------------------------|------|------|----|-----------------------------------------------|------|------|----|--|
| 31     | 30                            | 29 | 28 | 27 | 26       | 25 | 24 | 23                      | 22   | 21   | 20 | 19                                            | 18   | 17   | 16 |  |
|        | СР                            | U1 |    |    | СР       | U0 |    |                         | RESE | RVED |    |                                               | RESE | RVED |    |  |
|        | rw                            |    |    |    | rw       |    |    | rw                      |      |      |    | rw                                            |      |      |    |  |
| 15     | 14                            | 13 | 12 | 11 | 10       | 9  | 8  | 7                       | 6    | 5    | 4  | 3                                             | 2    | 1    | 0  |  |
|        | RESERVED                      |    |    |    | RESERVED |    |    | RESERVED                |      |      | ı  | DMA                                           |      |      |    |  |
|        | r۱                            | N  |    | •  | r        | W  |    |                         | r    | W    | !  | •                                             | r    | N    | '  |  |

| Field    | Bits                                       | Туре | Description                                                                                                              |
|----------|--------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------|
| DMA      | 3:0                                        | rw   | DMA / Cerberus Priority (Index 0) This bit field defines the priority on the SPB for DMA and Cerberus access to the SPB. |
| RESERVED | 7:4,<br>11:8,<br>15:12,<br>19:16,<br>23:20 | rw   | Reserved Read as reset value or last written value; should be written with 0.                                            |
| CPU0     | 27:24                                      | rw   | CPU0 Priority (Index 6) This bit field defines the priority on the SPB for CPU0 access to the SPB.                       |
| CPU1     | 31:28                                      | rw   | CPU1 Priority (Index 7) This bit field defines the priority on the SPB for CPU1 access to the SPB.                       |

# 4.7.2.2 SBCU OCDS Registers Descriptions

### **SBCU Debug Grant Mask Register**

|   | SBCU I | Debug | Grant I    | Mask Re    | egister | •  |    | (0034 | 1 <sub>H</sub> ) |      |    | Deb | ug Res | et Valu | e: 0000 | ) FFFF <sub>H</sub> |
|---|--------|-------|------------|------------|---------|----|----|-------|------------------|------|----|-----|--------|---------|---------|---------------------|
|   | 31     | 30    | 29         | 28         | 27      | 26 | 25 | 24    | 23               | 22   | 21 | 20  | 19     | 18      | 17      | 16                  |
|   |        |       |            |            |         |    |    |       | 0                |      |    |     |        |         |         |                     |
|   |        |       |            |            |         |    | I  |       | r                |      |    |     |        | II.     | I       |                     |
|   | 15     | 14    | 13         | 12         | 11      | 10 | 9  | 8     | 7                | 6    | 5  | 4   | 3      | 2       | 1       | 0                   |
|   | 1      | 1     | HSMC<br>MI | HSMR<br>MI | 1       | 1  | 1  | CPU2  | CPU1             | CPU0 | 1  | 1   | 1      | 1       | 1       | DMA                 |
| ٠ | rw     | rw    | rw         | rw         | rw      | rw | rw | rw    | rw               | rw   | rw | rw  | rw     | rw      | rw      | rw                  |



| Field  | Bits                                                  | Type | Description                                                                                                                                                                                                                                                                                                                     |
|--------|-------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMA    | 0                                                     | rw   | <ul> <li>DMA / Cerberus Trigger Enable</li> <li>0<sub>B</sub> FPI Bus transactions with DMA / Cerberus as bus master are enabled for grant trigger event generation.</li> <li>1<sub>B</sub> FPI Bus transactions with DMA / Cerberus as bus master are disabled for grant trigger event generation.</li> </ul>                  |
| CPU0   | 6                                                     | rw   | <ul> <li>CPU0 Grant Trigger Enable</li> <li>0<sub>B</sub> FPI Bus transactions with CPU0 as bus master are enabled for grant trigger event generation.</li> <li>1<sub>B</sub> FPI Bus transactions with CPU as bus master are disabled for grant trigger event generation.</li> </ul>                                           |
| CPU1   | 7                                                     | rw   | <ul> <li>CPU1 Grant Trigger Enable</li> <li>0<sub>B</sub> FPI Bus transactions with CPU1 as bus master are enabled for grant trigger event generation.</li> <li>1<sub>B</sub> FPI Bus transactions with CPU1 as bus master are disabled for grant trigger event generation.</li> </ul>                                          |
| CPU2   | 8                                                     | rw   | <ul> <li>CPU2 Grant Trigger Enable</li> <li>0<sub>B</sub> FPI Bus transactions with CPU2 as bus master are enabled for grant trigger event generation.</li> <li>1<sub>B</sub> FPI Bus transactions with CPU2 as bus master are disabled for grant trigger event generation.</li> </ul>                                          |
| HSMRMI | 12                                                    | rw   | <ul> <li>HSM Register Master Interface Grant Trigger Enable</li> <li>0<sub>B</sub> FPI Bus transactions requested by the HSM bus master are enabled for grant trigger event generation.</li> <li>1<sub>B</sub> FPI Bus transactions requested by the HSM bus master are disabled for grant trigger event generation.</li> </ul> |
| НЅМСМІ | 13                                                    | rw   | <ul> <li>HSM Cache Master Interface Grant Trigger Enable</li> <li>0<sub>B</sub> FPI Bus transactions requested by the HSM bus master are enabled for grant trigger event generation.</li> <li>1<sub>B</sub> FPI Bus transactions requested by the HSM bus master are disabled for grant trigger event generation.</li> </ul>    |
| 1      | 1,<br>2,<br>3,<br>4,<br>5,<br>9,<br>10,<br>11,<br>14, | rw   | Reserved Read as 1 after reset; reading these bits will return the value last written.                                                                                                                                                                                                                                          |
| 0      | 31:16                                                 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                   |



### **SBCU Debug Trapped Master Register**

| SB | CU | D | R | G | И. | ГΤ |
|----|----|---|---|---|----|----|
| -  | -  | _ | _ | v |    |    |

| SBCU I | -  |            | d Mast     | er Reg | ister |    | (0044 | 4 <sub>H</sub> ) |      |    | Deb | ug Res | et Valu | e: 0000 | O FFFF <sub>H</sub> |
|--------|----|------------|------------|--------|-------|----|-------|------------------|------|----|-----|--------|---------|---------|---------------------|
| 31     | 30 | 29         | 28         | 27     | 26    | 25 | 24    | 23               | 22   | 21 | 20  | 19     | 18      | 17      | 16                  |
|        | '  | "          |            |        |       | 1  | •     | 0                |      |    | 1   |        | 1       | 1       |                     |
| L      | 1  | 1          | 1          |        |       | I  | r     | h                |      |    |     | I      |         |         |                     |
| 15     | 14 | 13         | 12         | 11     | 10    | 9  | 8     | 7                | 6    | 5  | 4   | 3      | 2       | 1       | 0                   |
| 1      | 1  | HSMC<br>MI | HSMR<br>MI | 1      | 1     | 1  | CPU2  | CPU1             | CPU0 | 1  | 1   | 1      | 1       | 1       | DMA                 |
| rh     | rh | rh         | rh         | rh     | rh    | rh | rh    | rh               | rh   | rh | rh  | rh     | rh      | rh      | rh                  |

| Field  | Bits | Туре | Description                                                                                                                                                                                                                                        |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMA    | 0    | rh   | DMA / Cerberus FPI Bus Master Status  0 <sub>B</sub> The DMA or Cerberus was the FPI bus master.  1 <sub>B</sub> Neither DMA nor Cerberus was the FPI Bus master.                                                                                  |
| CPU0   | 6    | rh   | CPU0 FPI Bus Master Status This bit indicates whether the CPU0 was FPI Bus master when the break trigger event occurred.  O <sub>B</sub> The CPU0 was the FPI Bus master.  1 <sub>B</sub> The CPU0 was not the FPI Bus master.                     |
| CPU1   | 7    | rh   | CPU1 FPI Bus Master Status  This bit indicates whether the CPU1 was FPI Bus master when the break trigger event occurred.  O <sub>B</sub> The CPU1 was the FPI Bus master.  1 <sub>B</sub> The CPU1 was not the FPI Bus master.                    |
| CPU2   | 8    | rh   | CPU2 Grant Trigger Enable  0 <sub>B</sub> FPI Bus transactions with CPU2 as bus master are enabled for grant trigger event generation  1 <sub>B</sub> FPI Bus transactions with CPU2 as bus master are disabled for grant trigger event generation |
| HSMRMI | 12   | rh   | HSM Register FPI Bus Master Interface Status  This bit indicates whether the HSM was FPI Bus master when the break trigger event occurred.  O <sub>B</sub> HSMRMI was the FPI bus master.  1 <sub>B</sub> HSMRMI was not the FPI Bus master.       |
| НЅМСМІ | 13   | rh   | HSM Cache FPI Bus Master Interface Status This bit indicates whether the HSM was FPI Bus master when the break trigger event occurred.  0 <sub>B</sub> HSMCMI was the FPI bus master.  1 <sub>B</sub> HSMCMI was not the FPI Bus master.           |



| Field | Bits  | Туре | Description                                                                   |
|-------|-------|------|-------------------------------------------------------------------------------|
| 1     | 1,    | rh   | Reserved                                                                      |
|       | 2,    |      | Read as 1 after reset; reading these bits will return the value last written. |
|       | 3,    |      |                                                                               |
|       | 4,    |      |                                                                               |
|       | 5,    |      |                                                                               |
|       | 9,    |      |                                                                               |
|       | 10,   |      |                                                                               |
|       | 11,   |      |                                                                               |
|       | 14,   |      |                                                                               |
|       | 15    |      |                                                                               |
| 0     | 31:16 | rh   | Reserved                                                                      |
|       |       |      | Read as 1 after reset; reading these bits will return the value last written. |

#### **BCU EDC Alarm Status Register x**

The BCU provides one Alarm Status Register bit for each implemented FPI master and FPI slave.

Register bits without constant definition are reserved in this product.

#### SBCU\_ALSTATx (x=0)

| BCU EI | DC Alar | m Stat | us Reg | ister x |      | (0060 <sub>H</sub> +x*4) |      |      |      | Application Reset Value: 0000 0000, |      |      |      |      |      |
|--------|---------|--------|--------|---------|------|--------------------------|------|------|------|-------------------------------------|------|------|------|------|------|
| 31     | 30      | 29     | 28     | 27      | 26   | 25                       | 24   | 23   | 22   | 21                                  | 20   | 19   | 18   | 17   | 16   |
| AL31   | AL30    | AL29   | AL28   | AL27    | AL26 | AL25                     | AL24 | AL23 | AL22 | AL21                                | AL20 | AL19 | AL18 | AL17 | AL16 |
| rh     | rh      | rh     | rh     | rh      | rh   | rh                       | rh   | rh   | rh   | rh                                  | rh   | rh   | rh   | rh   | rh   |
| 15     | 14      | 13     | 12     | 11      | 10   | 9                        | 8    | 7    | 6    | 5                                   | 4    | 3    | 2    | 1    | 0    |
| AL15   | AL14    | AL13   | AL12   | AL11    | AL10 | AL09                     | AL08 | AL07 | AL06 | AL05                                | AL04 | AL03 | AL02 | AL01 | AL00 |
| rh     | rh      | rh     | rh     | rh      | rh   | rh                       | rh   | rh   | rh   | rh                                  | rh   | rh   | rh   | rh   | rh   |

| Field      | Bits | Туре | Description                                                                                               |
|------------|------|------|-----------------------------------------------------------------------------------------------------------|
| ALy (y=00) | У    | rh   | Alarm y  1 <sub>B</sub> SBCU_S, an EDC error was detected in an active phase of the SBCU Slave Interface. |
| ALy (y=01) | у    | rh   | Alarm y 1 <sub>B</sub> DMA_S,                                                                             |
| ALy (y=02) | у    | rh   | Alarm y 1 <sub>B</sub> IR_S,                                                                              |
| ALy (y=03) | у    | rh   | Alarm y 1 <sub>B</sub> SFI_F2S_S,                                                                         |
| ALy (y=04) | у    | rh   | Alarm y 1 <sub>B</sub> SCU_S,                                                                             |
| ALy (y=05) | у    | rh   | Alarm y 1 <sub>B</sub> SMU_S,                                                                             |
| ALy (y=06) | У    | rh   | Alarm y  1 <sub>B</sub> PMC_SCR_S,                                                                        |



| Field                                          | Bits | Туре | Description                        |
|------------------------------------------------|------|------|------------------------------------|
| ALy (y=07)                                     | у    | rh   | Alarm y 1 <sub>B</sub> MTU_S,      |
| ALy (y=08)                                     | У    | rh   | Alarm y 1 <sub>B</sub> IOM_S,      |
| ALy (y=09,12-<br>13,18-<br>19,21,25-<br>29,31) | У    | rh   | Alarm y                            |
| ALy (y=10)                                     | у    | rh   | Alarm y 1 <sub>B</sub> ASCLIN01_S, |
| ALy (y=11)                                     | У    | rh   | Alarm y 1 <sub>B</sub> ASCLIN23_S, |
| ALy (y=14)                                     | У    | rh   | Alarm y 1 <sub>B</sub> QSPI0_S,    |
| ALy (y=15)                                     | у    | rh   | Alarm y 1 <sub>B</sub> QSPI1_S,    |
| ALy (y=16)                                     | у    | rh   | Alarm y  1 <sub>B</sub> QSPI2_S,   |
| ALy (y=17)                                     | у    | rh   | Alarm y  1 <sub>B</sub> QSPI3_S,   |
| ALy (y=20)                                     | у    | rh   | Alarm y 1 <sub>B</sub> FCE0_S,     |
| ALy (y=22)                                     | у    | rh   | Alarm y 1 <sub>B</sub> STM0_S,     |
| ALy (y=23)                                     | у    | rh   | Alarm y  1 <sub>B</sub> STM1_S,    |
| ALy (y=24)                                     | у    | rh   | Alarm y  1 <sub>B</sub> STM2_S,    |
| ALy (y=30)                                     | у    | rh   | Alarm y  1 <sub>B</sub> ERAYO_S,   |

# SBCU\_ALSTATx (x=1)

| BCU EI | DC Alar | m Stat | us Reg | ister x |      | (0060 <sub>H</sub> +x*4) |      |      |      | Application Reset Value: 0000 0000, |      |      |      |      |      |  |
|--------|---------|--------|--------|---------|------|--------------------------|------|------|------|-------------------------------------|------|------|------|------|------|--|
| 31     | 30      | 29     | 28     | 27      | 26   | 25                       | 24   | 23   | 22   | 21                                  | 20   | 19   | 18   | 17   | 16   |  |
| AL31   | AL30    | AL29   | AL28   | AL27    | AL26 | AL25                     | AL24 | AL23 | AL22 | AL21                                | AL20 | AL19 | AL18 | AL17 | AL16 |  |
| rh     | rh      | rh     | rh     | rh      | rh   | rh                       | rh   | rh   | rh   | rh                                  | rh   | rh   | rh   | rh   | rh   |  |
| 15     | 14      | 13     | 12     | 11      | 10   | 9                        | 8    | 7    | 6    | 5                                   | 4    | 3    | 2    | 1    | 0    |  |
| AL15   | AL14    | AL13   | AL12   | AL11    | AL10 | AL09                     | AL08 | AL07 | AL06 | AL05                                | AL04 | AL03 | AL02 | AL01 | AL00 |  |
| rh     | rh      | rh     | rh     | rh      | rh   | rh                       | rh   | rh   | rh   | rh                                  | rh   | rh   | rh   | rh   | rh   |  |



| Field                                             | Bits | Туре | Description                                                                                                 |
|---------------------------------------------------|------|------|-------------------------------------------------------------------------------------------------------------|
| ALy (y=00)                                        | У    | rh   | Alarm y  1 <sub>B</sub> GPT12_S, an EDC error was detected in an active phase of the GPT12 Slave Interface. |
| ALy (y=01)                                        | у    | rh   | Alarm y 1 <sub>B</sub> CCU6_S,                                                                              |
| ALy (y=02-<br>07,10,12,15,1<br>7-18,20-<br>27,30) | У    | rh   | Alarm y                                                                                                     |
| ALy (y=08)                                        | у    | rh   | Alarm y 1 <sub>B</sub> ETH_S,                                                                               |
| ALy (y=09)                                        | у    | rh   | Alarm y 1 <sub>B</sub> EVADC_S,                                                                             |
| ALy (y=11)                                        | у    | rh   | Alarm y 1 <sub>B</sub> HSM_S,                                                                               |
| ALy (y=13)                                        | у    | rh   | Alarm y 1 <sub>B</sub> CANO_S,                                                                              |
| ALy (y=14)                                        | у    | rh   | Alarm y 1 <sub>B</sub> CAN1_S,                                                                              |
| ALy (y=16)                                        | у    | rh   | Alarm y 1 <sub>B</sub>                                                                                      |
| ALy (y=19)                                        | у    | rh   | Alarm y 1 <sub>B</sub> CONVCTRL_S,                                                                          |
| ALy (y=28)                                        | у    | rh   | Alarm y 1 <sub>B</sub> HSPDM_SRAM_S,                                                                        |
| ALy (y=29)                                        | у    | rh   | Alarm y 1 <sub>B</sub> HSPDM_SFR_S,                                                                         |
| ALy (y=31)                                        | у    | rh   | Alarm y 1 <sub>B</sub> CERBERUS_S,                                                                          |

# SBCU\_ALSTATx (x=2)

| BCU EI |      | (0060 <sub>H</sub> +x*4) |      |      |      | Application Reset Value: 0000 0000, |      |      |      |      |      |      |      |      |      |
|--------|------|--------------------------|------|------|------|-------------------------------------|------|------|------|------|------|------|------|------|------|
| 31     | 30   | 29                       | 28   | 27   | 26   | 25                                  | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
| AL31   | AL30 | AL29                     | AL28 | AL27 | AL26 | AL25                                | AL24 | AL23 | AL22 | AL21 | AL20 | AL19 | AL18 | AL17 | AL16 |
| rh     | rh   | rh                       | rh   | rh   | rh   | rh                                  | rh   | rh   | rh   | rh   | rh   | rh   | rh   | rh   | rh   |
| 15     | 14   | 13                       | 12   | 11   | 10   | 9                                   | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| AL15   | AL14 | AL13                     | AL12 | AL11 | AL10 | AL09                                | AL08 | AL07 | AL06 | AL05 | AL04 | AL03 | AL02 | AL01 | AL00 |
| rh     | rh   | rh                       | rh   | rh   | rh   | rh                                  | rh   | rh   | rh   | rh   | rh   | rh   | rh   | rh   | rh   |



| Field                                            | Bits | Type | Description                                                                                                 |
|--------------------------------------------------|------|------|-------------------------------------------------------------------------------------------------------------|
| ALy (y=00)                                       | у    | rh   | Alarm y  1 <sub>B</sub> P00_S, an EDC error was detected in an active phase of the Port 00 Slave Interface. |
| ALy<br>(y=01,03,07,1<br>0,15-20,24-<br>26,29-30) | У    | rh   | Alarm y                                                                                                     |
| ALy (y=02)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P02_S,                                                                               |
| ALy (y=04)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P10_S,                                                                               |
| ALy (y=05)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P11_S,                                                                               |
| ALy (y=06)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P12_S,                                                                               |
| ALy (y=08)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P14_S,                                                                               |
| ALy (y=09)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P15_S,                                                                               |
| ALy (y=11)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P20_S,                                                                               |
| ALy (y=12)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P21_S,                                                                               |
| ALy (y=13)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P22_S,                                                                               |
| ALy (y=14)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P23_S,                                                                               |
| ALy (y=21)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P32_S,                                                                               |
| ALy (y=22)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P33_S,                                                                               |
| ALy (y=23)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P34_S,                                                                               |
| ALy (y=27)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P50_S,                                                                               |
| ALy (y=28)                                       | у    | rh   | Alarm y 1 <sub>B</sub> P51_S,                                                                               |
| ALy (y=31)                                       | У    | rh   | Alarm y  1 <sub>B</sub> SBCU_M, an EDC error was detected in an active phase of the SBCU Master Interface.  |



| SBCU_ALSTATx (x=3)                     |
|----------------------------------------|
| <b>BCU EDC Alarm Status Register x</b> |

 $(0060 + x^4)$ 

#### Application Reset Value: 0000 0000<sub>H</sub>

| Deo EDermann Status Megister A |      |      |      |      |      |      | оооон - | х ., |      | ,.P  | pticati |      | ct rata | c. 0000 | ООООН |
|--------------------------------|------|------|------|------|------|------|---------|------|------|------|---------|------|---------|---------|-------|
| 31                             | 30   | 29   | 28   | 27   | 26   | 25   | 24      | 23   | 22   | 21   | 20      | 19   | 18      | 17      | 16    |
| AL31                           | AL30 | AL29 | AL28 | AL27 | AL26 | AL25 | AL24    | AL23 | AL22 | AL21 | AL20    | AL19 | AL18    | AL17    | AL16  |
| rh                             | rh   | rh   | rh   | rh   | rh   | rh   | rh      | rh   | rh   | rh   | rh      | rh   | rh      | rh      | rh    |
| 15                             | 14   | 13   | 12   | 11   | 10   | 9    | 8       | 7    | 6    | 5    | 4       | 3    | 2       | 1       | 0     |
| AL15                           | AL14 | AL13 | AL12 | AL11 | AL10 | AL09 | AL08    | AL07 | AL06 | AL05 | AL04    | AL03 | AL02    | AL01    | AL00  |
| rh                             | rh   | rh   | rh   | rh   | rh   | rh   | rh      | rh   | rh   | rh   | rh      | rh   | rh      | rh      | rh    |

| Field                                   | Bits | Туре | Description                                                                                                         |
|-----------------------------------------|------|------|---------------------------------------------------------------------------------------------------------------------|
| ALy (y=00)                              | у    | rh   | Alarm y  1 <sub>B</sub> A_EN, multiple output enables active: A_EN_N (Master)                                       |
| ALy (y=01)                              | у    | rh   | Alarm y  1 <sub>B</sub> ABORT_EN, multiple output enables active: ABORT_EN_N (Master)                               |
| ALy (y=02)                              | У    | rh   | Alarm y  1 <sub>B</sub> ACK_EN, multiple output enables active: ACK_EN_N (Default Master and Slave)                 |
| ALy (y=03)                              | у    | rh   | Alarm y  1 <sub>B</sub> <b>D_EN</b> , multiple output enables active: D_EN_N (Master and Slave)                     |
| ALy (y=04-<br>15,17-21,25-<br>27,30-31) | У    | rh   | Alarm y                                                                                                             |
| ALy (y=16)                              | У    | rh   | Alarm y  1 <sub>B</sub> DMA_M, an EDC error was detected in an active phase of the DMA / Cerberus Master Interface. |
| ALy (y=22)                              | у    | rh   | Alarm y 1 <sub>B</sub> CPU0_M,                                                                                      |
| ALy (y=23)                              | у    | rh   | Alarm y 1 <sub>B</sub> CPU1_M,                                                                                      |
| ALy (y=24)                              | у    | rh   | Alarm y 1 <sub>B</sub> CPU2_M,                                                                                      |
| ALy (y=28)                              | у    | rh   | Alarm y 1 <sub>B</sub> HSMRMI_M,                                                                                    |
| ALy (y=29)                              | У    | rh   | Alarm y 1 <sub>B</sub> HSMCMI_M,                                                                                    |

# 4.7.3 EBCU Control Unit Registers

Figure 3 and Table 14 are showing the address maps with all registers of the Back Bone Bus (BBB) Bus Control Unit (EBCU) module.

List of used Reset Class abbreviations:

- Reset Class 1 -> Debug Reset, Power-on Reset (see chapter SCU / Reset Types)
- Reset Class 3 -> Application Reset, System Reset, Power-on Reset (see chapter SCU / Reset Types)



#### **EBCU Control Registers Overview**



Figure 3 EBCU Registers

Table 14 Register Overview - EBCU (ascending Offset Address)

| <b>Short Name</b> | Long Name                             | Offset            | Access | Mode   | Reset                | Page                  |
|-------------------|---------------------------------------|-------------------|--------|--------|----------------------|-----------------------|
|                   |                                       | Address           | Read   | Write  |                      | Number                |
| EBCU_ID           | Module Identification<br>Register     | 0008 <sub>H</sub> | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| EBCU_CON          | BCU Control Register                  | 0010 <sub>H</sub> | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| EBCU_PRIOH        | Arbiter Priority Register<br>High     | 0014 <sub>H</sub> | U,SV   | SV,E,P | Application<br>Reset | 21                    |
| EBCU_PRIOL        | Arbiter Priority Register Low         | 0018 <sub>H</sub> | U,SV   | SV,E,P | Application<br>Reset | 21                    |
| EBCU_ECON         | BCU Error Control Capture<br>Register | 0020 <sub>H</sub> | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |



 Table 14
 Register Overview - EBCU (ascending Offset Address) (cont'd)

| <b>Short Name</b>       | Long Name                                           | Offset                     | Access | Mode  | Reset                | Page                  |
|-------------------------|-----------------------------------------------------|----------------------------|--------|-------|----------------------|-----------------------|
|                         |                                                     | Address                    | Read   | Write |                      | Numbe                 |
| EBCU_EADD               | BCU Error Address Capture<br>Register               | 0024 <sub>H</sub>          | U,SV   | SV,P  | Application<br>Reset | See<br>Family<br>Spec |
| EBCU_EDAT               | BCU Error Data Capture<br>Register                  | 0028 <sub>H</sub>          | U,SV   | SV,P  | Application<br>Reset | See<br>Family<br>Spec |
| EBCU_DBCNTL             | BCU Debug Control Register                          | 0030 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset          | 22                    |
| EBCU_DBGRNT             | EBCU Debug Grant Mask<br>Register                   | 0034 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset          | 24                    |
| EBCU_DBADR1             | BCU Debug Address 1<br>Register                     | 0038 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset          | See<br>Family<br>Spec |
| EBCU_DBADR2             | BCU Debug Address 2<br>Register                     | 003C <sub>H</sub>          | U,SV   | SV,P  | Debug Reset          | See<br>Family<br>Spec |
| EBCU_DBBOS              | BCU Debug Bus Operation<br>Signals Register         | 0040 <sub>H</sub>          | U,SV   | SV,P  | Debug Reset          | See<br>Family<br>Spec |
| EBCU_DBGNTT             | EBCU Debug Trapped<br>Master Register               | 0044 <sub>H</sub>          | U,SV   | BE    | Debug Reset          | 25                    |
| EBCU_DBADRT             | BCU Debug Trapped<br>Address Register               | 0048 <sub>H</sub>          | U,SV   | BE    | Debug Reset          | See<br>Family<br>Spec |
| EBCU_DBBOST             | BCU Debug Trapped Bus<br>Operation Signals Register | 004C <sub>H</sub>          | U,SV   | BE    | Debug Reset          | See<br>Family<br>Spec |
| EBCU_DBDAT              | BCU Debug Data Status<br>Register                   | 0050 <sub>H</sub>          | U,SV   | BE    | Debug Reset          | See<br>Family<br>Spec |
| EBCU_ALSTATx<br>(x=0-3) | BCU EDC Alarm Status<br>Register x                  | 0060 <sub>H</sub> +x<br>*4 | U,SV   | SV,P  | Application<br>Reset | 26                    |
| EBCU_ALCLRx<br>(x=0-3)  | BCU EDC Alarm Clear<br>Register x                   | 0070 <sub>H</sub> +x<br>*4 | U,SV   | SV,P  | Application<br>Reset | See<br>Family<br>Spec |
| EBCU_ALCTRL             | BCU EDC Alarm Control<br>Register                   | 0080 <sub>H</sub>          | U,SV   | SV,P  | Application<br>Reset | See<br>Family<br>Spec |
| EBCU_FEGEN              | FPI Error Generation<br>Control Register            | 0084 <sub>H</sub>          | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |



Register Overview - EBCU (ascending Offset Address) (cont'd) Table 14

| Short Name  | Long Name                | Offset            | Access | Mode  | Reset                | Page                  |  |
|-------------|--------------------------|-------------------|--------|-------|----------------------|-----------------------|--|
|             |                          | Address           | Read   | Write |                      | Number                |  |
| EBCU_ACCEN1 | Access Enable Register 1 | 00F8 <sub>H</sub> | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |
| EBCU_ACCEN0 | Access Enable Register 0 | 00FC <sub>H</sub> | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |

#### **EBCU Control Registers Descriptions** 4.7.3.1

For all PRIOH / PRIOL bit fields, a lower number has a higher priority in the arbitration round than a Note:

higher one.

# **Arbiter Priority Register High**

| EBCU_<br>Arbite |      |      | ister H | igh |      |      | (0014 | 1 <sub>H</sub> ) |      | App  | olicatio | n Rese | t Value | : FEDC | BA98 <sub>H</sub> |
|-----------------|------|------|---------|-----|------|------|-------|------------------|------|------|----------|--------|---------|--------|-------------------|
| 31              | 30   | 29   | 28      | 27  | 26   | 25   | 24    | 23               | 22   | 21   | 20       | 19     | 18      | 17     | 16                |
|                 | RESE | RVED | 1       |     | RESE | RVED | ı     |                  | RESE | RVED | I        |        | RESE    | RVED   |                   |
|                 | r    | W    | 1       |     | r    | W    | 1     |                  | r    | W    | 1        |        | r       | W      |                   |
| 15              | 14   | 13   | 12      | 11  | 10   | 9    | 8     | 7                | 6    | 5    | 4        | 3      | 2       | 1      | 0                 |
|                 | RESE | RVED | •       |     | RESE | RVED | •     |                  | RESE | RVED | 1        |        | RESE    | RVED   |                   |
| <u> </u>        | rw   |      |         |     | W    | 1    | 1     | r                | W    | 1    |          | r      | W       |        |                   |

| Field    | Bits        | Туре | Description                                                          |
|----------|-------------|------|----------------------------------------------------------------------|
| RESERVED | 4*i-29:4*i- | rw   | Reserved                                                             |
| (i=8-15) | 32          |      | Read as reset value or last written value; should be written with 0. |

#### **Arbiter Priority Register Low**

# EBCU\_PRIOL

| Arbite | r Priori  | ty Reg | ister Lo | ow |      | (0018 <sub>H</sub> ) |            |    |      |      | Application Reset Value: 7658 8210 <sub>H</sub> |    |      |        |    |  |  |
|--------|-----------|--------|----------|----|------|----------------------|------------|----|------|------|-------------------------------------------------|----|------|--------|----|--|--|
| 31     | 30        | 29     | 28       | 27 | 26   | 25                   | 24         | 23 | 22   | 21   | 20                                              | 19 | 18   | 17     | 16 |  |  |
|        | RESE      | RVED   |          |    | SFI_ | S2F                  |            |    | RESE | RVED |                                                 |    | RESE | RVED   |    |  |  |
|        | r         | W      | I        |    | r    | W                    |            |    | r    | W    |                                                 |    | r    | W      |    |  |  |
| 15     | 14        | 13     | 12       | 11 | 10   | 9                    | 8          | 7  | 6    | 5    | 4                                               | 3  | 2    | 1      | 0  |  |  |
|        | IOC32E RE |        |          |    |      |                      | RVED RESER |    |      |      | RESERVED                                        |    |      | IOC32P |    |  |  |
|        | r         | W      | 1        |    | r    | rw                   |            |    |      |      | rw                                              |    |      |        |    |  |  |



| Field    | Bits                                       | Туре | Description                                                                                                         |
|----------|--------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------|
| IOC32P   | 3:0                                        | rw   | IOC32P Priority (Index 0) This bit field defines the priority on the BBB for IOC32P access to the BBB.              |
| RESERVED | 7:4,<br>11:8,<br>19:16,<br>23:20,<br>31:28 | rw   | Reserved Read as reset value or last written value; should be written with 0.                                       |
| IOC32E   | 15:12                                      | rw   | IOC32E Priority (Index 3) This bit field defines the priority on the BBB for IOC32E access to the BBB.              |
| SFI_S2F  | 27:24                                      | rw   | SFI Bridge SRI2FPI Priority (Index 6) This bit field defines the priority on the BPB for SFI_S2F access to the BBB. |

# **4.7.3.2 EBCU OCDS Registers Descriptions**

# **BCU Debug Control Register**

| EBCU_ | DBCNTL |  |
|-------|--------|--|

|            | ebug C      |             | Registe     | er |    |    | (003 | 0 <sub>H</sub> ) |    |    | Debug Reset Value: 0000 700 |    |        |    |     |
|------------|-------------|-------------|-------------|----|----|----|------|------------------|----|----|-----------------------------|----|--------|----|-----|
| 31         | 30          | 29          | 28          | 27 | 26 | 25 | 24   | 23               | 22 | 21 | 20                          | 19 | 18     | 17 | 16  |
| ONBO<br>S3 | ONBO<br>S2  | ONBO<br>S1  | ONBO<br>S0  | 1  | 0  | 01 | NA2  |                  | 0  | 01 | NA1                         |    | 0      | ı  | ONG |
| rw         | rw          | rw          | rw          |    | r  | r  | w    |                  | r  | r  | W                           |    | r      | 1  | rw  |
| 15         | 14          | 13          | 12          | 11 | 10 | 9  | 8    | 7                | 6  | 5  | 4                           | 3  | 2      | 1  | 0   |
| 0          | CONC<br>OM2 | CONC<br>OM1 | CONC<br>OM0 |    | •  | 0  | i i  | 0                |    | 0  | RA                          |    | )<br>) | OA | EO  |
| r          | rw          | rw          | rw          |    | 1  | r  | 1    | r                | 1  | r  | W                           |    | r      | rh | r   |

| Field | Bits | Туре | Description                                                                                         |
|-------|------|------|-----------------------------------------------------------------------------------------------------|
| EO    | 0    | r    | Status of BCU Debug Support Enable                                                                  |
|       |      |      | This bit is controlled by the Cerberus and enables the BCU debug support.                           |
|       |      |      | 0 <sub>B</sub> BCU debug support is disabled                                                        |
|       |      |      | 1 <sub>B</sub> BCU debug support is enabled (default after reset)                                   |
| OA    | 1    | rh   | Status of BCU Breakpoint Logic                                                                      |
|       |      |      | The OA bit is set by writing a 1 to bit RA. When OA is set, registers                               |
|       |      |      | DBGNTT, DBADRT and DBDAT are reset. Also DBBOST is reset with the                                   |
|       |      |      | exception of the bit field FPIRST.                                                                  |
|       |      |      | 0 <sub>B</sub> The BCU breakpoint logic is disarmed. Any further breakpoint activation is discarded |
|       |      |      | 1 <sub>B</sub> The BCU breakpoint logic is armed                                                    |



| Field   | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                               |
|---------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RA      | 4     | w    | Rearm BCU Breakpoint Logic Writing a 1 to this bit rearms BCU breakpoint logic and sets bit OA = 1. RA is always reads as 0.                                                                                                                                                                                                                                              |
| CONCOM0 | 12    | rw   | Grant and Address Trigger Relation  0 <sub>B</sub> The grant phase trigger condition and the address trigger condition (see CONCOM1) are combined with a logical OR for further control  1 <sub>B</sub> The grant phase trigger condition and the address trigger condition (see CONCOM1) are combined with a logical AND for further control.                            |
| CONCOM1 | 13    | rw   | Address 1 and Address 2 Trigger Relation  0 <sub>B</sub> Address 1 trigger condition and address 2 trigger condition are combined with a logical OR to the address trigger condition for further control  1 <sub>B</sub> Address 1 trigger condition and address 2 trigger condition are combined with a logical AND to the address trigger condition for further control |
| CONCOM2 | 14    | rw   | Address and Signal Trigger Relation  0 <sub>B</sub> Address trigger condition (see CONCOM1) and signal status trigger conditions are combined with a logical OR for further control  1 <sub>B</sub> Address phase trigger condition (see CONCOM1) and the signal status trigger conditions are combined with a logical AND for further control                            |
| ONG     | 16    | rw   | Grant Trigger Enable  0 <sub>B</sub> No grant debug event trigger is generated  1 <sub>B</sub> The grant debug event trigger is enabled and generated according the settings of register DBGRNT                                                                                                                                                                           |
| ONA1    | 21:20 | rw   | Address 1 Trigger Control  00 <sub>B</sub> No address 1 trigger is generated  01 <sub>B</sub> An address 1 trigger event is generated if the FPI Bus address is equal to DBADR1  10 <sub>B</sub> An address 1 trigger event is generated if FPI Bus address is greater or equal to DBADR1  11 <sub>B</sub> same as 00 <sub>B</sub>                                        |
| ONA2    | 25:24 | rw   | Address 2 Trigger Control  00 <sub>B</sub> No address 2 trigger is generated.  01 <sub>B</sub> An address 2 trigger event is generated if the FPI Bus address is equal to DBADR2  10 <sub>B</sub> An address 2 trigger event is generated if FPI Bus address is less or equal to DBADR2  11 <sub>B</sub> same as 00 <sub>B</sub>                                          |



| Field  | Bits                                                            | Туре | Description                                                                                                                                                                                                                                                                                                             |
|--------|-----------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ONBOS0 | 28                                                              | rw   | Op code Signal Status Trigger Condition  0 <sub>B</sub> A signal status trigger is generated for all FPI Bus op-codes except a "no operation" op-code  1 <sub>B</sub> A signal status trigger is generated if the FPI Bus op-code matches the op-code as defined in DBBOS.OPC                                           |
| ONBOS1 | 29                                                              | rw   | <ul> <li>Supervisor Mode Signal Trigger Condition</li> <li>0<sub>B</sub> The signal status trigger generation for the FPI Bus Supervisor Mode signal is disabled.</li> <li>1<sub>B</sub> A signal status trigger is generated if the FPI Bus Supervisor Mode signal state is equal to the value of DBBOS.SVM</li> </ul> |
| ONBOS2 | 30                                                              | rw   | <ul> <li>Write Signal Trigger Condition</li> <li>0<sub>B</sub> The signal status trigger generation for the FPI Bus write signal is disabled.</li> <li>1<sub>B</sub> A signal status trigger is generated if the FPI Bus write signal state is equal to the value of DBBOS.WR</li> </ul>                                |
| ONBOS3 | 31                                                              | rw   | <ul> <li>Read Signal Trigger Condition</li> <li>0<sub>B</sub> The signal status trigger generation for the FPI Bus read signal is disabled.</li> <li>1<sub>B</sub> A signal status trigger is generated if the FPI Bus read signal state is equal to the value of DBBOS.RD</li> </ul>                                   |
| 0      | 3:2,<br>6:5,<br>7,<br>11:8,<br>15,<br>19:17,<br>23:22,<br>27:26 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                           |

# **EBCU Debug Grant Mask Register**

|    | DBGRN<br>Debug |    | Mask R | egister |    |    | (0034 | 1 <sub>H</sub> ) |             |    | Deb | ug Rese    | et Valu | e: 000 | 0 FFFF <sub>H</sub> |
|----|----------------|----|--------|---------|----|----|-------|------------------|-------------|----|-----|------------|---------|--------|---------------------|
| 31 | 30             | 29 | 28     | 27      | 26 | 25 | 24    | 23               | 22          | 21 | 20  | 19         | 18      | 17     | 16                  |
|    |                |    |        |         |    |    |       | D                |             |    |     |            |         |        |                     |
|    |                |    |        |         |    |    |       | r                |             |    |     | 1          |         |        |                     |
| 15 | 14             | 13 | 12     | 11      | 10 | 9  | 8     | 7                | 6           | 5  | 4   | 3          | 2       | 1      | 0                   |
| 1  | 1              | 1  | 1      | 1       | 1  | 1  | 1     | 1                | SFI_S2<br>F | 1  | 1   | IOC32<br>E | 1       | 1      | IOC32<br>P          |
| rw | rw             | rw | rw     | rw      | rw | rw | rw    | rw               | rw          | rw | rw  | rw         | rw      | rw     | rw                  |



| Field   | Bits                                                                      | Type | Description                                                                                                                                                                                                                                                 |
|---------|---------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOC32P  | 0                                                                         | rw   | IOC32P Trigger Enable  0 <sub>B</sub> FPI Bus transactions with IOC32P as bus master are enabled for grant trigger event generation  1 <sub>B</sub> FPI Bus transactions with IOC32P as bus master are disabled for grant trigger event generation          |
| IOC32E  | 3                                                                         | rw   | IOC32E Grant Trigger Enable  0 <sub>B</sub> FPI Bus transactions with IOC32E as bus master are enabled for grant trigger event generation  1 <sub>B</sub> FPI Bus transactions with IOC32E as bus master are disabled for grant trigger event generation    |
| SFI_S2F | 6                                                                         | rw   | SFI_S2F Grant Trigger Enable  0 <sub>B</sub> FPI Bus transactions with SFI_S2F as bus master are enabled for grant trigger event generation  1 <sub>B</sub> FPI Bus transactions with SFI_S2F as bus master are disabled for grant trigger event generation |
| 1       | 1,<br>2,<br>4,<br>5,<br>7,<br>8,<br>9,<br>10,<br>11,<br>12,<br>13,<br>14, | rw   | Read as 1 after reset; reading these bits will return the value last written.                                                                                                                                                                               |
| 0       | 31:16                                                                     | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                               |

# **EBCU Debug Trapped Master Register**

### EBCU\_DBGNTT

| EBCU I | Debug ' | Trappe | ed Mast | er Reg | ister |    | (0044 | 1 <sub>H</sub> ) |             |    | Deb | ug Rese    | et Valu | e: 000 | O FFFF <sub>H</sub> |
|--------|---------|--------|---------|--------|-------|----|-------|------------------|-------------|----|-----|------------|---------|--------|---------------------|
| 31     | 30      | 29     | 28      | 27     | 26    | 25 | 24    | 23               | 22          | 21 | 20  | 19         | 18      | 17     | 16                  |
|        |         |        |         |        |       |    | '     | 0                |             |    |     |            |         |        |                     |
| I.     |         |        |         |        | I.    |    | r     | h                |             |    | I.  |            |         |        |                     |
| 15     | 14      | 13     | 12      | 11     | 10    | 9  | 8     | 7                | 6           | 5  | 4   | 3          | 2       | 1      | 0                   |
| 1      | 1       | 1      | 1       | 1      | 1     | 1  | 1     | 1                | SFI_S2<br>F | 1  | 1   | IOC32<br>E | 1       | 1      | IOC32<br>P          |
| rh     | rh      | rh     | rh      | rh     | rh    | rh | rh    | rh               | rh          | rh | rh  | rh         | rh      | rh     | rh                  |



| Field   | Bits                                                                      | Туре | Description                                                                                                                                                                                                                                                                    |
|---------|---------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOC32P  | 0                                                                         | rh   | IOC32P FPI Bus Master Status  This bit indicates whether the IOC32P was FPI Bus master when the break trigger event occurred.  O <sub>B</sub> The IOC32P was the FPI bus master.  1 <sub>B</sub> The IOC32P was not the FPI Bus master.                                        |
| IOC32E  | 3                                                                         | rh   | IOC32E FPI Bus Master Status This bit indicates whether the IOC32E was FPI Bus master when the break trigger event occurred.  O <sub>B</sub> The IOC32E was the FPI bus master.  1 <sub>B</sub> The IOC32E was not the FPI Bus master.                                         |
| SFI_S2F | 6                                                                         | rh   | SFI_S2F FPI Bus Master Status This bit indicates whether the SFI_S2F with a medium priority request was FPI Bus master when the break trigger event occurred.  OB The medium-priority SFI_S2F was the FPI bus master.  The medium-priority SFI_S2F was not the FPI Bus master. |
| 1       | 1,<br>2,<br>4,<br>5,<br>7,<br>8,<br>9,<br>10,<br>11,<br>12,<br>13,<br>14, | rh   | Read as 1 after reset; reading these bits will return the value last written.                                                                                                                                                                                                  |
| 0       | 31:16                                                                     | rh   | Reserved Read as 1 after reset; reading these bits will return the value last written                                                                                                                                                                                          |

#### EBCU\_ALSTATx (x=0) **BCU EDC Alarm Status Register x** (0060<sub>H</sub>+x\*4) Application Reset Value: 0000 0000<sub>H</sub> 31 30 29 28 27 26 25 22 21 20 19 17 24 23 18 16 AL31 AL30 AL29 AL28 AL27 AL26 AL24 AL23 AL22 AL21 AL20 AL19 AL18 **AL17** AL25 AL16 rh 15 9 7 2 14 13 12 11 10 8 6 5 4 3 1 0 **AL15 AL14 AL13** AL12 AL11 **AL10** AL09 AL08 AL07 AL06 AL05 AL04 AL03 AL02 AL01 AL00 rh rh



| Field               | Bits | Туре | Description                     |
|---------------------|------|------|---------------------------------|
| ALy (y=00)          | у    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> EBCU_S,          |
| ALy (y=01)          | У    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> MCDS_S,          |
| ALy (y=02-          | у    | rh   | Alarm y                         |
| 05,10-15,23-<br>31) |      |      |                                 |
| ALy (y=06)          | у    | rh   | Alarm y                         |
|                     |      |      | $1_{\mathrm{B}}$ EMEM_XTMRAM_S, |
| ALy (y=07)          | у    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> EMEM_CTRL_S,     |
| ALy (y=08)          | у    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> EMEMO_S,         |
| ALy (y=09)          | у    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> EMEM1_S,         |
| ALy (y=16)          | У    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> RIFO_S,          |
| ALy (y=17)          | У    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> RIF1_S,          |
| ALy (y=18)          | У    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> SPU0_S,          |
| ALy (y=19)          | у    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> SPU_CFG0_S,      |
| ALy (y=20)          | У    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> SPU1_S,          |
| ALy (y=21)          | У    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> SPU_CFG1_S,      |
| ALy (y=22)          | У    | rh   | Alarm y                         |
|                     |      |      | 1 <sub>B</sub> SPU_LS_SFR_S,    |

#### EBCU\_ALSTATx (x=1)

**BCU EDC Alarm Status Register x** Application Reset Value: 0000 0000<sub>H</sub>  $(0060_{H}+x*4)$ 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 AL31 AL30 AL29 AL28 AL27 AL26 AL25 AL24 AL23 AL22 AL21 AL<sub>20</sub> **AL19 AL18 AL17** AL16 rh 7 2 15 9 8 6 5 3 0 14 13 12 11 10 4 1 AL15 **AL14 AL13** AL12 AL11 AL10 AL09 AL08 AL07 AL06 AL05 AL04 AL03 AL02 AL01 AL00 rh rh



| Field         | Bits | Туре | Description |
|---------------|------|------|-------------|
| ALy (y=00-31) | у    | rh   | Alarm y     |

| EBCU_ALSTATx ( | (x=2) | ) |
|----------------|-------|---|
|----------------|-------|---|

| BCU EDC Alarm Status Register x |      |      |      |      |      |      | (0060 <sub>H</sub> +x*4) |      |      |      | Application Reset Value: 0000 0000 <sub>H</sub> |      |      |      |      |  |
|---------------------------------|------|------|------|------|------|------|--------------------------|------|------|------|-------------------------------------------------|------|------|------|------|--|
| 31                              | 30   | 29   | 28   | 27   | 26   | 25   | 24                       | 23   | 22   | 21   | 20                                              | 19   | 18   | 17   | 16   |  |
| AL31                            | AL30 | AL29 | AL28 | AL27 | AL26 | AL25 | AL24                     | AL23 | AL22 | AL21 | AL20                                            | AL19 | AL18 | AL17 | AL16 |  |
| rh                              | rh   | rh   | rh   | rh   | rh   | rh   | rh                       | rh   | rh   | rh   | rh                                              | rh   | rh   | rh   | rh   |  |
| 15                              | 14   | 13   | 12   | 11   | 10   | 9    | 8                        | 7    | 6    | 5    | 4                                               | 3    | 2    | 1    | 0    |  |
| AL15                            | AL14 | AL13 | AL12 | AL11 | AL10 | AL09 | AL08                     | AL07 | AL06 | AL05 | AL04                                            | AL03 | AL02 | AL01 | AL00 |  |
| rh                              | rh   | rh   | rh   | rh   | rh   | rh   | rh                       | rh   | rh   | rh   | rh                                              | rh   | rh   | rh   | rh   |  |

| Field         | Bits | Туре | Description                                                                                       |
|---------------|------|------|---------------------------------------------------------------------------------------------------|
| ALy (y=00-30) | у    | rh   | Alarm y                                                                                           |
| ALy (y=31)    | у    | rh   | Alarm y                                                                                           |
|               |      |      | 1 <sub>B</sub> EBCU_M, an EDC error was detected in an active phase of the EBCU Master Interface. |

### EBCU\_ALSTATx (x=3)

| BCU EI | BCU EDC Alarm Status Register x |      |      |      |      |      | (0060 <sub>H</sub> +x*4) |      |      |      | Application Reset Value: 0000 0000 <sub>H</sub> |      |      |      |      |  |
|--------|---------------------------------|------|------|------|------|------|--------------------------|------|------|------|-------------------------------------------------|------|------|------|------|--|
| 31     | 30                              | 29   | 28   | 27   | 26   | 25   | 24                       | 23   | 22   | 21   | 20                                              | 19   | 18   | 17   | 16   |  |
| AL31   | AL30                            | AL29 | AL28 | AL27 | AL26 | AL25 | AL24                     | AL23 | AL22 | AL21 | AL20                                            | AL19 | AL18 | AL17 | AL16 |  |
| rh     | rh                              | rh   | rh   | rh   | rh   | rh   | rh                       | rh   | rh   | rh   | rh                                              | rh   | rh   | rh   | rh   |  |
| 15     | 14                              | 13   | 12   | 11   | 10   | 9    | 8                        | 7    | 6    | 5    | 4                                               | 3    | 2    | 1    | 0    |  |
| AL15   | AL14                            | AL13 | AL12 | AL11 | AL10 | AL09 | AL08                     | AL07 | AL06 | AL05 | AL04                                            | AL03 | AL02 | AL01 | AL00 |  |
| rh     | rh                              | rh   | rh   | rh   | rh   | rh   | rh                       | rh   | rh   | rh   | rh                                              | rh   | rh   | rh   | rh   |  |

| Field      | Bits | Туре | Description                                                                                |
|------------|------|------|--------------------------------------------------------------------------------------------|
| ALy (y=00) | у    | rh   | Alarm y                                                                                    |
|            |      |      | 1 <sub>B</sub> <b>A_EN</b> , multiple output enables active: A_EN_N (Master)               |
| ALy (y=01) | у    | rh   | Alarm y                                                                                    |
|            |      |      | 1 <sub>B</sub> <b>ABORT_EN</b> , multiple output enables active: ABORT_EN_N (Master)       |
| ALy (y=02) | у    | rh   | Alarm y                                                                                    |
|            |      |      | 1 <sub>B</sub> ACK_EN, multiple output enables active: ACK_EN_N (Default Master and Slave) |
| ALy (y=03) | у    | rh   | Alarm y                                                                                    |
|            |      |      | 1 <sub>B</sub> <b>D_EN</b> , multiple output enables active: D_EN_N (Master and Slave)     |



| Field                                   | Bits | Туре | Description                       |
|-----------------------------------------|------|------|-----------------------------------|
| ALy (y=04-<br>15,17-18,20-<br>21,23-31) | У    | rh   | Alarm y                           |
| ALy (y=16)                              | У    | rh   | Alarm y 1 <sub>B</sub> IOC32P_M,  |
| ALy (y=19)                              | У    | rh   | Alarm y 1 <sub>B</sub> IOC32E_M,  |
| ALy (y=22)                              | у    | rh   | Alarm y 1 <sub>B</sub> SFI_S2F_M, |

# 4.7.4 Connectivity

# 4.7.4.1 SBCU Connectivity

#### Table 15 Connections of SBCU

| Interface Signals | conn | ects         | Description                          |  |  |  |
|-------------------|------|--------------|--------------------------------------|--|--|--|
| SBCU:INT          | to   | INT:sbcu_INT | Bus Control Unit SPB Service Request |  |  |  |

# 4.7.4.2 EBCU Connectivity

#### Table 16 Connections of EBCU

| Interface Signals | connects |               | Description                          |
|-------------------|----------|---------------|--------------------------------------|
| EBCU:INT          | to       | INT:bbbcu_INT | Bus Control Unit BBB Service Request |

# 4.7.5 Revision History

#### **Table 17 Revision History**

| Reference | Change to Previous Version       | Comment |
|-----------|----------------------------------|---------|
| V1.2.7    |                                  |         |
|           | No functional change.            |         |
| V1.2.8    |                                  | •       |
| _         | No functional changes.           | _       |
| V1.2.9    |                                  |         |
| Page 25   | Missing reserved bit field added |         |



# 5 CPU Subsystem (CPU)

This chapter describes the CPU subsystem module of the TC35x.

# **5.1** TC35x Specific Configuration

No product specific configuration for CPU

# 5.2 TC35x Specific Register Set

### **Register Address Space Table**

Table 18 Register Address Space - CPU

| Module | Base Address          | <b>End Address</b>    | Note                             |
|--------|-----------------------|-----------------------|----------------------------------|
| (CPU0) | 70000000 <sub>H</sub> | 7003BFFF <sub>H</sub> | Data ScratchPad RAM interface    |
|        | 7003C000 <sub>H</sub> | 7003FFFF <sub>H</sub> | Data Cache RAM interface         |
|        | 700C0000 <sub>H</sub> | 700C17FF <sub>H</sub> | Data Cache Tag RAM interface     |
|        | 70100000 <sub>H</sub> | 7010FFFF <sub>H</sub> | Program ScratchPad RAM interface |
|        | 70110000 <sub>H</sub> | 70117FFF <sub>H</sub> | Program Cache RAM interface      |
|        | 701C0000 <sub>H</sub> | 701C2FFF <sub>H</sub> | Program Cache TAG RAM interface  |
|        | 90000000 <sub>H</sub> | 9000FFFF <sub>H</sub> | DLMU RAM interface (cached)      |
|        | B0000000 <sub>H</sub> | B000FFFF <sub>H</sub> | DLMU RAM interface (non-cached)  |
| CPU0   | F8800000 <sub>H</sub> | F881FFFF <sub>H</sub> | SRI slave interface for SFR+CSFR |
| (CPU1) | 60000000 <sub>H</sub> | 6003BFFF <sub>H</sub> | Data ScratchPad RAM interface    |
|        | 6003C000 <sub>H</sub> | 6003FFFF <sub>H</sub> | Data Cache RAM interface         |
|        | 600C0000 <sub>H</sub> | 600C17FF <sub>H</sub> | Data Cache Tag RAM interface     |
|        | 60100000 <sub>H</sub> | 6010FFFF <sub>H</sub> | Program ScratchPad RAM interface |
|        | 60110000 <sub>H</sub> | 60117FFF <sub>H</sub> | Program Cache RAM interface      |
|        | 601C0000 <sub>H</sub> | 601C2FFF <sub>H</sub> | Program Cache TAG RAM interface  |
|        | 90010000 <sub>H</sub> | 9001FFFF <sub>H</sub> | DLMU RAM interface (cached)      |
|        | B0010000 <sub>H</sub> | B001FFFF <sub>H</sub> | DLMU RAM interface (non-cached)  |
| CPU1   | F8820000 <sub>H</sub> | F883FFFF <sub>H</sub> | SRI slave interface for SFR+CSFR |
| (CPU2) | 50000000 <sub>H</sub> | 50017FFF <sub>H</sub> | Data ScratchPad RAM interface    |
|        | 50018000 <sub>H</sub> | 5001BFFF <sub>H</sub> | Data Cache RAM interface         |
|        | 500C0000 <sub>H</sub> | 500C17FF <sub>H</sub> | Data Cache Tag RAM interface     |
|        | 50100000 <sub>H</sub> | 5010FFFF <sub>H</sub> | Program ScratchPad RAM interface |
|        | 50110000 <sub>H</sub> | 50117FFF <sub>H</sub> | Program Cache RAM interface      |
|        | 501C0000 <sub>H</sub> | 501C2FFF <sub>H</sub> | Program Cache TAG RAM interface  |
|        | 90020000 <sub>H</sub> | 9002FFFF <sub>H</sub> | DLMU RAM interface (cached)      |
|        | B0020000 <sub>H</sub> | B002FFFF <sub>H</sub> | DLMU RAM interface (non-cached)  |
| CPU2   | F8840000 <sub>H</sub> | F885FFFF <sub>H</sub> | SRI slave interface for SFR+CSFR |

# **AURIX™ TC35x**



## **CPU Subsystem (CPU)**

# **Register Overview Table**

# **Register Overview Tables of CPU**

Table 19 Register Overview - CPU0 (ascending Offset Address)

| Short Name                                 | Long Name                                                            | Offset<br>Address                     | Page<br>Number        |
|--------------------------------------------|----------------------------------------------------------------------|---------------------------------------|-----------------------|
| CPU0_FLASHCON0                             | CPUx Flash Configuration Register 0                                  | 01100 <sub>H</sub>                    | 25                    |
| CPU0_FLASHCON1                             | CPUx Flash Configuration Register 1                                  | 01104 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_FLASHCON2                             | CPUx Flash Configuration Register 2                                  | 01108 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_FLASHCON3                             | CPUx Flash Configuration Register 3                                  | 0110C <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_FLASHCON4                             | CPUx Flash Configuration Register 4                                  | 01110 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_KRST0                                 | CPUx Reset Register 0                                                | 0D000 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_KRST1                                 | CPUx Reset Register 1                                                | 0D004 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_KRSTCLR                               | CPUx Reset Clear Register                                            | 0D008 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_SPR_SPROT_R<br>GNLAi<br>(i=0-7)       | CPUx Safety Protection SPR Region Lower Address Register i           | 0E000 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_SPR_SPROT_R<br>GNUAi<br>(i=0-7)       | CPUx Safety Protection SPR Region Upper Address Register i           | 0E004 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_SPR_SPROT_R<br>GNACCENAi_W<br>(i=0-7) | CPUx Safety Protection SPR Region Write Access Enable<br>Register Ai | 0E008 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_SPR_SPROT_R<br>GNACCENBi_W<br>(i=0-7) | CPUx Safety Protection SPR Region Write Access Enable<br>Register Bi | 0E00C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_SPR_SPROT_R<br>GNACCENAi_R<br>(i=0-7) | CPUx Safety Protection SPR Region Read Access Enable<br>Register Ai  | 0E088 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |



 Table 19
 Register Overview - CPU0 (ascending Offset Address) (cont'd)

| Short Name                                  | Long Name                                                             | Offset<br>Address                     | Page<br>Number        |
|---------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|-----------------------|
| CPU0_SPR_SPROT_R<br>GNACCENBi_R<br>(i=0-7)  | CPUx Safety Protection SPR Region Read Access Enable<br>Register Bi   | 0E08C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_SFR_SPROT_A<br>CCENA_W                 | CPUx Safety Protection Register Access Enable Register A              | 0E100 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_SFR_SPROT_A<br>CCENB_W                 | CPUx Safety Protection Region Access Enable Register B                | 0E104 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_LPB_SPROT_A<br>CCENA_R                 | CPUx Safety Protection Region LPB Read Access Enable<br>Register A    | 0E110 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_LPB_SPROT_A<br>CCENB_R                 | CPUx Safety Protection Region LPB Read Access Enable<br>Register B    | 0E114 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_DLMU_SPROT<br>_RGNLAi<br>(i=0-7)       | CPUx Safety Protection DLMU Region Lower Address Register i           | 0E200 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DLMU_SPROT<br>_RGNUAi<br>(i=0-7)       | CPUx Safety protection DLMU Region Upper Address Register i           | 0E204 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DLMU_SPROT<br>_RGNACCENAi_W<br>(i=0-7) | CPUx Safety Protection Region DLMU Write Access Enable<br>Register Ai | 0E208 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DLMU_SPROT<br>_RGNACCENBi_W<br>(i=0-7) | CPUx Safety Protection Region DLMU Write Access Enable<br>Register Bi | 0E20C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DLMU_SPROT<br>_RGNACCENAi_R<br>(i=0-7) | CPUx Safety Protection Region DLMU Read Access Enable<br>Register Ai  | 0E288 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DLMU_SPROT<br>_RGNACCENBi_R<br>(i=0-7) | CPUx Safety Protection Region DLMU Read Access Enable<br>Register Bi  | 0E28C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_OSEL                                   | CPUx Overlay Range Select Register                                    | OFB00 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU0_RABRi<br>(i=0-31)                      | CPUx Redirected Address Base Register i                               | 0FB10 <sub>H</sub> +i*12              | See<br>Family<br>Spec |
| CPU0_OTARi<br>(i=0-31)                      | CPUx Overlay Target Address Register i                                | 0FB14 <sub>H</sub> +i*12              | See<br>Family<br>Spec |



 Table 19
 Register Overview - CPU0 (ascending Offset Address) (cont'd)

| <b>Short Name</b>       | Long Name                                   | Offset<br>Address        | Page<br>Number        |
|-------------------------|---------------------------------------------|--------------------------|-----------------------|
| CPU0_OMASKi<br>(i=0-31) | CPUx Overlay Mask Register i                | 0FB18 <sub>H</sub> +i*12 | See<br>Family<br>Spec |
| CPU0_SEGEN              | CPUx SRI Error Generation Register          | 11030 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_TASK_ASI           | CPUx Task Address Space Identifier Register | 18004 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_PMA0               | CPUx Data Access CacheabilityRegister       | 18100 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_PMA1               | CPUx Code Access CacheabilityRegister       | 18104 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_PMA2               | CPUx Peripheral Space Identifier register   | 18108 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_DCON2              | CPUx Data Control Register 2                | 19000 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_SMACON             | CPUx SIST Mode Access Control Register      | 1900C <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_DSTR               | CPUx Data Synchronous Trap Register         | 19010 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_DATR               | CPUx Data Asynchronous Trap Register        | 19018 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_DEADD              | CPUx Data Error Address Register            | 1901C <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_DIEAR              | CPUx Data Integrity Error Address Register  | 19020 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_DIETR              | CPUx Data Integrity Error Trap Register     | 19024 <sub>H</sub>       | See<br>Family<br>Spec |
| CPU0_DCON0              | CPUx Data Memory Control Register           | 19040 <sub>H</sub>       | See<br>Family<br>Spec |



 Table 19
 Register Overview - CPU0 (ascending Offset Address) (cont'd)

| Short Name              | Long Name                                          | Offset<br>Address       | Page<br>Number        |
|-------------------------|----------------------------------------------------|-------------------------|-----------------------|
| CPU0_PSTR               | CPUx Program Synchronous Trap Register             | 19200 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_PCON1              | CPUx Program Control 1                             | 19204 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_PCON2              | CPUx Program Control 2                             | 19208 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_PCON0              | CPUx Program Control 0                             | 1920C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_PIEAR              | CPUx Program Integrity Error Address Register      | 19210 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_PIETR              | CPUx Program Integrity Error Trap Register         | 19214 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_COMPAT             | CPUx Compatibility Control Register                | 19400 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_FPU_TRAP_CO        | CPUx Trap Control Register                         | 1A000 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_FPU_TRAP_PC        | CPUx Trapping Instruction Program Counter Register | 1A004 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_FPU_TRAP_OP        | CPUx Trapping Instruction Opcode Register          | 1A008 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_FPU_TRAP_SR<br>C1  | CPUx Trapping Instruction Operand Register         | 1A010 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_FPU_TRAP_SR<br>C2  | CPUx Trapping Instruction Operand Register         | 1A014 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_FPU_TRAP_SR<br>C3  | CPUx Trapping Instruction Operand Register         | 1A018 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_DPRy_L<br>(y=0-17) | CPUx Data Protection Range y, Lower Bound Register | 1C000 <sub>H</sub> +y*8 | See<br>Family<br>Spec |



 Table 19
 Register Overview - CPU0 (ascending Offset Address) (cont'd)

| Short Name                    | Long Name                                          | Offset<br>Address               | Page<br>Number        |
|-------------------------------|----------------------------------------------------|---------------------------------|-----------------------|
| CPU0_DPRy_U<br>(y=0-17)       | CPUx Data Protection Range y, Upper Bound Register | 1C004 <sub>H</sub> +y*8         | See<br>Family<br>Spec |
| CPU0_CPRy_L<br>(y=0-9)        | CPUx Code Protection Range y Lower Bound Register  | 1D000 <sub>H</sub> +y*8         | See<br>Family<br>Spec |
| CPU0_CPRy_U<br>(y=0-9)        | CPUx Code Protection Range y Upper Bound Register  | 1D004 <sub>H</sub> +y*8         | See<br>Family<br>Spec |
| CPU0_CPXE_y<br>(y=0-3)        | CPUx Code Protection Execute Enable Register Set y | 1E000 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU0_DPRE_y<br>(y=0-3)        | CPUx Data Protection Read Enable Register Set y    | 1E010 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU0_DPWE_y<br>(y=0-3)        | CPUx Data Protection Write Enable Register Set y   | 1E020 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU0_CPXE_y<br>(y=4-5)        | CPUx Code Protection Execute Enable Register Set y | 1E040 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |
| CPU0_DPRE_y<br>(y=4-5)        | CPUx Data Protection Read Enable Register Set y    | 1E050 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |
| CPU0_DPWE_y<br>(y=4-5)        | CPUx Data Protection Write Enable Register Set y   | 1E060 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |
| CPU0_TPS_CON                  | CPUx Temporal Protection System Control Register   | 1E400 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU0_TPS_TIMERy<br>(y=0-2)    | CPUx Temporal Protection System Timer Register y   | 1E404 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU0_TPS_EXTIM_E<br>NTRY_LVAL | CPUx Exception Entry Timer Load Value              | 1E440 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU0_TPS_EXTIM_E<br>NTRY_CVAL | CPUx Exception Entry Timer Current Value           | 1E444 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU0_TPS_EXTIM_E<br>XIT_LVAL  | CPUx Exception Exit Timer Load Value               | 1E448 <sub>H</sub>              | See<br>Family<br>Spec |



 Table 19
 Register Overview - CPU0 (ascending Offset Address) (cont'd)

| Short Name                   | Long Name                                  | Offset<br>Address       | Page<br>Number        |
|------------------------------|--------------------------------------------|-------------------------|-----------------------|
| CPU0_TPS_EXTIM_E<br>XIT_CVAL | CPUx Exception Exit Timer Current Value    | 1E44C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_TPS_EXTIM_C<br>LASS_EN  | CPUx Exception Timer Class Enable Register | 1E450 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_TPS_EXTIM_S<br>TAT      | CPUx Exception Timer Status Register       | 1E454 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_TPS_EXTIM_F<br>CX       | CPUx Exception Timer FCX Register          | 1E458 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_TRIEVT<br>(i=0-7)       | CPUx Trigger Event i                       | 1F000 <sub>H</sub> +i*8 | See<br>Family<br>Spec |
| CPU0_TRIADR<br>(i=0-7)       | CPUx Trigger Address i                     | 1F004 <sub>H</sub> +i*8 | See<br>Family<br>Spec |
| CPU0_CCTRL                   | CPUx Counter Control                       | 1FC00 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_CCNT                    | CPUx CPU Clock Cycle Count                 | 1FC04 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_ICNT                    | CPUx Instruction Count                     | 1FC08 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_M1CNT                   | CPUx Multi-Count Register 1                | 1FC0C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_M2CNT                   | CPUx Multi-Count Register 2                | 1FC10 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_M3CNT                   | CPUx Multi-Count Register 3                | 1FC14 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_DBGSR                   | CPUx Debug Status Register                 | 1FD00 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_EXEVT                   | CPUx External Event Register               | 1FD08 <sub>H</sub>      | See<br>Family<br>Spec |



 Table 19
 Register Overview - CPU0 (ascending Offset Address) (cont'd)

| Short Name    | Long Name                                  | Offset<br>Address  | Page<br>Number        |
|---------------|--------------------------------------------|--------------------|-----------------------|
| CPU0_CREVT    | CPUx Core Register Access Event            | 1FD0C <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_SWEVT    | CPUx Software Debug Event                  | 1FD10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_TRIG_ACC | CPUx TriggerAddressx                       | 1FD30 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DMS      | CPUx Debug Monitor Start Address           | 1FD40 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DCX      | CPUx Debug Context Save Area Pointer       | 1FD44 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_DBGTCR   | CPUx Debug Trap Control Register           | 1FD48 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_PCXI     | CPUx Previous Context Information Register | 1FE00 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_PSW      | CPUx Program Status Word                   | 1FE04 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_PC       | CPUx Program Counter                       | 1FE08 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_SYSCON   | CPUx System Configuration Register         | 1FE14 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_CPU_ID   | CPUx Identification Register TC1.6.2P      | 1FE18 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_CORE_ID  | CPUx Core Identification Register          | 1FE1C <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_BIV      | CPUx Base Interrupt Vector Table Pointer   | 1FE20 <sub>H</sub> | See<br>Family<br>Spec |
| CPU0_BTV      | CPUx Base Trap Vector Table Pointer        | 1FE24 <sub>H</sub> | See<br>Family<br>Spec |



Table 19 Register Overview - CPU0 (ascending Offset Address) (cont'd)

| Short Name          | Long Name                               | Offset<br>Address       | Page<br>Number        |
|---------------------|-----------------------------------------|-------------------------|-----------------------|
| CPU0_ISP            | CPUx Interrupt Stack Pointer            | 1FE28 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_ICR            | CPUx Interrupt Control Register         | 1FE2C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_FCX            | CPUx Free CSA List Head Pointer         | 1FE38 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_LCX            | CPUx Free CSA List Limit Pointer        | 1FE3C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_CUS_ID         | CPUx Customer ID register               | 1FE50 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU0_Dy<br>(y=0-15) | CPUx Data General Purpose Register y    | 1FF00 <sub>H</sub> +y*4 | See<br>Family<br>Spec |
| CPU0_Ay<br>(y=0-15) | CPUx Address General Purpose Register y | 1FF80 <sub>H</sub> +y*4 | See<br>Family<br>Spec |

Table 20 Register Overview - CPU1 (ascending Offset Address)

| Short Name     | Long Name                           | Offset<br>Address  | Page<br>Number        |
|----------------|-------------------------------------|--------------------|-----------------------|
| CPU1_FLASHCON0 | CPUx Flash Configuration Register 0 | 01100 <sub>H</sub> | 25                    |
| CPU1_FLASHCON1 | CPUx Flash Configuration Register 1 | 01104 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_FLASHCON2 | CPUx Flash Configuration Register 2 | 01108 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_FLASHCON3 | CPUx Flash Configuration Register 3 | 0110C <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_FLASHCON4 | CPUx Flash Configuration Register 4 | 01110 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_KRST0     | CPUx Reset Register 0               | 0D000 <sub>H</sub> | See<br>Family<br>Spec |



 Table 20
 Register Overview - CPU1 (ascending Offset Address) (cont'd)

| Short Name                                 | Long Name                                                            | Offset<br>Address                     | Page<br>Number        |
|--------------------------------------------|----------------------------------------------------------------------|---------------------------------------|-----------------------|
| CPU1_KRST1                                 | CPUx Reset Register 1                                                | 0D004 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_KRSTCLR                               | CPUx Reset Clear Register                                            | 0D008 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_SPR_SPROT_R<br>GNLAi<br>(i=0-7)       | CPUx Safety Protection SPR Region Lower Address Register i           | 0E000 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_SPR_SPROT_R<br>GNUAi<br>(i=0-7)       | CPUx Safety Protection SPR Region Upper Address Register i           | 0E004 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_SPR_SPROT_R<br>GNACCENAi_W<br>(i=0-7) | CPUx Safety Protection SPR Region Write Access Enable<br>Register Ai | 0E008 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_SPR_SPROT_R<br>GNACCENBi_W<br>(i=0-7) | CPUx Safety Protection SPR Region Write Access Enable<br>Register Bi | 0E00C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_SPR_SPROT_R<br>GNACCENAi_R<br>(i=0-7) | CPUx Safety Protection SPR Region Read Access Enable<br>Register Ai  | 0E088 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_SPR_SPROT_R<br>GNACCENBi_R<br>(i=0-7) | CPUx Safety Protection SPR Region Read Access Enable<br>Register Bi  | 0E08C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_SFR_SPROT_A<br>CCENA_W                | CPUx Safety Protection Register Access Enable Register A             | 0E100 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_SFR_SPROT_A<br>CCENB_W                | CPUx Safety Protection Region Access Enable Register B               | 0E104 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_LPB_SPROT_A<br>CCENA_R                | CPUx Safety Protection Region LPB Read Access Enable<br>Register A   | 0E110 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_LPB_SPROT_A<br>CCENB_R                | CPUx Safety Protection Region LPB Read Access Enable<br>Register B   | 0E114 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_DLMU_SPROT<br>_RGNLAi<br>(i=0-7)      | CPUx Safety Protection DLMU Region Lower Address Register i          | 0E200 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DLMU_SPROT<br>_RGNUAi<br>(i=0-7)      | CPUx Safety protection DLMU Region Upper Address Register i          | 0E204 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |



**Table 20** Register Overview - CPU1 (ascending Offset Address) (cont'd)

| Short Name                                  | Long Name                                                             | Offset<br>Address                     | Page<br>Number        |
|---------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|-----------------------|
| CPU1_DLMU_SPROT<br>_RGNACCENAi_W<br>(i=0-7) | CPUx Safety Protection Region DLMU Write Access Enable<br>Register Ai | 0E208 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DLMU_SPROT<br>_RGNACCENBi_W<br>(i=0-7) | CPUx Safety Protection Region DLMU Write Access Enable<br>Register Bi | 0E20C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DLMU_SPROT<br>_RGNACCENAi_R<br>(i=0-7) | CPUx Safety Protection Region DLMU Read Access Enable<br>Register Ai  | 0E288 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DLMU_SPROT<br>_RGNACCENBi_R<br>(i=0-7) | CPUx Safety Protection Region DLMU Read Access Enable<br>Register Bi  | 0E28C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_OSEL                                   | CPUx Overlay Range Select Register                                    | 0FB00 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_RABRi<br>(i=0-31)                      | CPUx Redirected Address Base Register i                               | 0FB10 <sub>H</sub> +i*12              | See<br>Family<br>Spec |
| CPU1_OTARi<br>(i=0-31)                      | CPUx Overlay Target Address Register i                                | 0FB14 <sub>H</sub> +i*12              | See<br>Family<br>Spec |
| CPU1_OMASKi<br>(i=0-31)                     | CPUx Overlay Mask Register i                                          | 0FB18 <sub>H</sub> +i*12              | See<br>Family<br>Spec |
| CPU1_SEGEN                                  | CPUx SRI Error Generation Register                                    | 11030 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_TASK_ASI                               | CPUx Task Address Space Identifier Register                           | 18004 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_PMA0                                   | CPUx Data Access CacheabilityRegister                                 | 18100 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_PMA1                                   | CPUx Code Access CacheabilityRegister                                 | 18104 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_PMA2                                   | CPUx Peripheral Space Identifier register                             | 18108 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU1_DCON2                                  | CPUx Data Control Register 2                                          | 19000 <sub>H</sub>                    | See<br>Family<br>Spec |



**Table 20** Register Overview - CPU1 (ascending Offset Address) (cont'd)

| Short Name  | Long Name                                     | Offset<br>Address  | Page<br>Number        |
|-------------|-----------------------------------------------|--------------------|-----------------------|
| CPU1_SMACON | CPUx SIST Mode Access Control Register        | 1900C <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DSTR   | CPUx Data Synchronous Trap Register           | 19010 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DATR   | CPUx Data Asynchronous Trap Register          | 19018 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DEADD  | CPUx Data Error Address Register              | 1901C <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DIEAR  | CPUx Data Integrity Error Address Register    | 19020 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DIETR  | CPUx Data Integrity Error Trap Register       | 19024 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DCON0  | CPUx Data Memory Control Register             | 19040 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_PSTR   | CPUx Program Synchronous Trap Register        | 19200 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_PCON1  | CPUx Program Control 1                        | 19204 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_PCON2  | CPUx Program Control 2                        | 19208 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_PCON0  | CPUx Program Control 0                        | 1920C <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_PIEAR  | CPUx Program Integrity Error Address Register | 19210 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_PIETR  | CPUx Program Integrity Error Trap Register    | 19214 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_COMPAT | CPUx Compatibility Control Register           | 19400 <sub>H</sub> | See<br>Family<br>Spec |



**Table 20** Register Overview - CPU1 (ascending Offset Address) (cont'd)

| Short Name              | Long Name                                          | Offset<br>Address               | Page<br>Number        |
|-------------------------|----------------------------------------------------|---------------------------------|-----------------------|
| CPU1_FPU_TRAP_CO        | CPUx Trap Control Register                         | 1A000 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_FPU_TRAP_PC        | CPUx Trapping Instruction Program Counter Register | 1A004 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_FPU_TRAP_OP<br>C   | CPUx Trapping Instruction Opcode Register          | 1A008 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_FPU_TRAP_SR<br>C1  | CPUx Trapping Instruction Operand Register         | 1A010 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_FPU_TRAP_SR<br>C2  | CPUx Trapping Instruction Operand Register         | 1A014 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_FPU_TRAP_SR<br>C3  | CPUx Trapping Instruction Operand Register         | 1A018 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_DPRy_L<br>(y=0-17) | CPUx Data Protection Range y, Lower Bound Register | 1C000 <sub>H</sub> +y*8         | See<br>Family<br>Spec |
| CPU1_DPRy_U<br>(y=0-17) | CPUx Data Protection Range y, Upper Bound Register | 1C004 <sub>H</sub> +y*8         | See<br>Family<br>Spec |
| CPU1_CPRy_L<br>(y=0-9)  | CPUx Code Protection Range y Lower Bound Register  | 1D000 <sub>H</sub> +y*8         | See<br>Family<br>Spec |
| CPU1_CPRy_U<br>(y=0-9)  | CPUx Code Protection Range y Upper Bound Register  | 1D004 <sub>H</sub> +y*8         | See<br>Family<br>Spec |
| CPU1_CPXE_y<br>(y=0-3)  | CPUx Code Protection Execute Enable Register Set y | 1E000 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU1_DPRE_y<br>(y=0-3)  | CPUx Data Protection Read Enable Register Set y    | 1E010 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU1_DPWE_y<br>(y=0-3)  | CPUx Data Protection Write Enable Register Set y   | 1E020 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU1_CPXE_y<br>(y=4-5)  | CPUx Code Protection Execute Enable Register Set y | 1E040 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |



**Table 20** Register Overview - CPU1 (ascending Offset Address) (cont'd)

| Short Name                    | Long Name                                        | Offset<br>Address               | Page<br>Number        |
|-------------------------------|--------------------------------------------------|---------------------------------|-----------------------|
| CPU1_DPRE_y<br>(y=4-5)        | CPUx Data Protection Read Enable Register Set y  | 1E050 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |
| CPU1_DPWE_y<br>(y=4-5)        | CPUx Data Protection Write Enable Register Set y | 1E060 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |
| CPU1_TPS_CON                  | CPUx Temporal Protection System Control Register | 1E400 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TPS_TIMERy<br>(y=0-2)    | CPUx Temporal Protection System Timer Register y | 1E404 <sub>H</sub> +y*4         | See<br>Family<br>Spec |
| CPU1_TPS_EXTIM_E<br>NTRY_LVAL | CPUx Exception Entry Timer Load Value            | 1E440 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TPS_EXTIM_E<br>NTRY_CVAL | CPUx Exception Entry Timer Current Value         | 1E444 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TPS_EXTIM_E<br>XIT_LVAL  | CPUx Exception Exit Timer Load Value             | 1E448 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TPS_EXTIM_E<br>XIT_CVAL  | CPUx Exception Exit Timer Current Value          | 1E44C <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TPS_EXTIM_C<br>LASS_EN   | CPUx Exception Timer Class Enable Register       | 1E450 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TPS_EXTIM_S<br>TAT       | CPUx Exception Timer Status Register             | 1E454 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TPS_EXTIM_F<br>CX        | CPUx Exception Timer FCX Register                | 1E458 <sub>H</sub>              | See<br>Family<br>Spec |
| CPU1_TRIEVT<br>(i=0-7)        | CPUx Trigger Event i                             | 1F000 <sub>H</sub> +i*8         | See<br>Family<br>Spec |
| CPU1_TRIADR<br>(i=0-7)        | CPUx Trigger Address i                           | 1F004 <sub>H</sub> +i*8         | See<br>Family<br>Spec |
| CPU1_CCTRL                    | CPUx Counter Control                             | 1FC00 <sub>H</sub>              | See<br>Family<br>Spec |



**Table 20** Register Overview - CPU1 (ascending Offset Address) (cont'd)

| Short Name    | Long Name                                  | Offset<br>Address  | Page<br>Number        |
|---------------|--------------------------------------------|--------------------|-----------------------|
| CPU1_CCNT     | CPUx CPU Clock Cycle Count                 | 1FC04 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_ICNT     | CPUx Instruction Count                     | 1FC08 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_M1CNT    | CPUx Multi-Count Register 1                | 1FC0C <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_M2CNT    | CPUx Multi-Count Register 2                | 1FC10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_M3CNT    | CPUx Multi-Count Register 3                | 1FC14 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DBGSR    | CPUx Debug Status Register                 | 1FD00 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_EXEVT    | CPUx External Event Register               | 1FD08 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_CREVT    | CPUx Core Register Access Event            | 1FD0C <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_SWEVT    | CPUx Software Debug Event                  | 1FD10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_TRIG_ACC | CPUx TriggerAddressx                       | 1FD30 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DMS      | CPUx Debug Monitor Start Address           | 1FD40 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DCX      | CPUx Debug Context Save Area Pointer       | 1FD44 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_DBGTCR   | CPUx Debug Trap Control Register           | 1FD48 <sub>H</sub> | See<br>Family<br>Spec |
| CPU1_PCXI     | CPUx Previous Context Information Register | 1FE00 <sub>H</sub> | See<br>Family<br>Spec |



**Table 20** Register Overview - CPU1 (ascending Offset Address) (cont'd)

| Short Name          | Long Name                                | Offset<br>Address       | Page<br>Number        |
|---------------------|------------------------------------------|-------------------------|-----------------------|
| CPU1_PSW            | CPUx Program Status Word                 | 1FE04 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_PC             | CPUx Program Counter                     | 1FE08 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_SYSCON         | CPUx System Configuration Register       | 1FE14 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_CPU_ID         | CPUx Identification Register TC1.6.2P    | 1FE18 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_CORE_ID        | CPUx Core Identification Register        | 1FE1C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_BIV            | CPUx Base Interrupt Vector Table Pointer | 1FE20 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_BTV            | CPUx Base Trap Vector Table Pointer      | 1FE24 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_ISP            | CPUx Interrupt Stack Pointer             | 1FE28 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_ICR            | CPUx Interrupt Control Register          | 1FE2C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_FCX            | CPUx Free CSA List Head Pointer          | 1FE38 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_LCX            | CPUx Free CSA List Limit Pointer         | 1FE3C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_CUS_ID         | CPUx Customer ID register                | 1FE50 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU1_Dy<br>(y=0-15) | CPUx Data General Purpose Register y     | 1FF00 <sub>H</sub> +y*4 | See<br>Family<br>Spec |
| CPU1_Ay<br>(y=0-15) | CPUx Address General Purpose Register y  | 1FF80 <sub>H</sub> +y*4 | See<br>Family<br>Spec |



Table 21 Register Overview - CPU2 (ascending Offset Address)

| Short Name                                 | Long Name                                                            | Offset<br>Address                     | Page<br>Number        |
|--------------------------------------------|----------------------------------------------------------------------|---------------------------------------|-----------------------|
| CPU2_FLASHCON0                             | CPUx Flash Configuration Register 0                                  | 01100 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_FLASHCON1                             | CPUx Flash Configuration Register 1                                  | 01104 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_FLASHCON2                             | CPUx Flash Configuration Register 2                                  | 01108 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_FLASHCON3                             | CPUx Flash Configuration Register 3                                  | 0110C <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_FLASHCON4                             | CPUx Flash Configuration Register 4                                  | 01110 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_KRST0                                 | CPUx Reset Register 0                                                | 0D000 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_KRST1                                 | CPUx Reset Register 1                                                | 0D004 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_KRSTCLR                               | CPUx Reset Clear Register                                            | 0D008 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_SPR_SPROT_R<br>GNLAi<br>(i=0-7)       | CPUx Safety Protection SPR Region Lower Address Register i           | 0E000 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_SPR_SPROT_R<br>GNUAi<br>(i=0-7)       | CPUx Safety Protection SPR Region Upper Address Register i           | 0E004 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_SPR_SPROT_R<br>GNACCENAi_W<br>(i=0-7) | CPUx Safety Protection SPR Region Write Access Enable<br>Register Ai | 0E008 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_SPR_SPROT_R<br>GNACCENBi_W<br>(i=0-7) | CPUx Safety Protection SPR Region Write Access Enable<br>Register Bi | 0E00C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_SPR_SPROT_R<br>GNACCENAi_R<br>(i=0-7) | CPUx Safety Protection SPR Region Read Access Enable<br>Register Ai  | 0E088 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_SPR_SPROT_R<br>GNACCENBi_R<br>(i=0-7) | CPUx Safety Protection SPR Region Read Access Enable<br>Register Bi  | 0E08C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |



 Table 21
 Register Overview - CPU2 (ascending Offset Address) (cont'd)

| Short Name                                  | Long Name                                                             | Offset<br>Address                     | Page<br>Number        |
|---------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|-----------------------|
| CPU2_SFR_SPROT_A<br>CCENA_W                 | CPUx Safety Protection Register Access Enable Register A              | 0E100 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_SFR_SPROT_A<br>CCENB_W                 | CPUx Safety Protection Region Access Enable Register B                | 0E104 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_LPB_SPROT_A<br>CCENA_R                 | CPUx Safety Protection Region LPB Read Access Enable<br>Register A    | 0E110 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_LPB_SPROT_A<br>CCENB_R                 | CPUx Safety Protection Region LPB Read Access Enable<br>Register B    | 0E114 <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_DLMU_SPROT<br>_RGNLAi<br>(i=0-7)       | CPUx Safety Protection DLMU Region Lower Address Register i           | 0E200 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DLMU_SPROT<br>_RGNUAi<br>(i=0-7)       | CPUx Safety protection DLMU Region Upper Address Register i           | 0E204 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DLMU_SPROT<br>_RGNACCENAi_W<br>(i=0-7) | CPUx Safety Protection Region DLMU Write Access Enable<br>Register Ai | 0E208 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DLMU_SPROT<br>_RGNACCENBi_W<br>(i=0-7) | CPUx Safety Protection Region DLMU Write Access Enable<br>Register Bi | 0E20C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DLMU_SPROT<br>_RGNACCENAi_R<br>(i=0-7) | CPUx Safety Protection Region DLMU Read Access Enable<br>Register Ai  | 0E288 <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DLMU_SPROT<br>_RGNACCENBi_R<br>(i=0-7) | CPUx Safety Protection Region DLMU Read Access Enable<br>Register Bi  | 0E28C <sub>H</sub> +i*10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_OSEL                                   | CPUx Overlay Range Select Register                                    | OFBOO <sub>H</sub>                    | See<br>Family<br>Spec |
| CPU2_RABRi<br>(i=0-31)                      | CPUx Redirected Address Base Register i                               | 0FB10 <sub>H</sub> +i*12              | See<br>Family<br>Spec |
| CPU2_OTARi<br>(i=0-31)                      | CPUx Overlay Target Address Register i                                | 0FB14 <sub>H</sub> +i*12              | See<br>Family<br>Spec |
| CPU2_OMASKi<br>(i=0-31)                     | CPUx Overlay Mask Register i                                          | 0FB18 <sub>H</sub> +i*12              | See<br>Family<br>Spec |



 Table 21
 Register Overview - CPU2 (ascending Offset Address) (cont'd)

| Short Name    | Long Name                                   | Offset<br>Address  | Page<br>Number        |
|---------------|---------------------------------------------|--------------------|-----------------------|
| CPU2_SEGEN    | CPUx SRI Error Generation Register          | 11030 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_TASK_ASI | CPUx Task Address Space Identifier Register | 18004 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_PMA0     | CPUx Data Access CacheabilityRegister       | 18100 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_PMA1     | CPUx Code Access CacheabilityRegister       | 18104 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_PMA2     | CPUx Peripheral Space Identifier register   | 18108 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DCON2    | CPUx Data Control Register 2                | 19000 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_SMACON   | CPUx SIST Mode Access Control Register      | 1900C <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DSTR     | CPUx Data Synchronous Trap Register         | 19010 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DATR     | CPUx Data Asynchronous Trap Register        | 19018 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DEADD    | CPUx Data Error Address Register            | 1901C <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DIEAR    | CPUx Data Integrity Error Address Register  | 19020 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DIETR    | CPUx Data Integrity Error Trap Register     | 19024 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DCON0    | CPUx Data Memory Control Register           | 19040 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_PSTR     | CPUx Program Synchronous Trap Register      | 19200 <sub>H</sub> | See<br>Family<br>Spec |



 Table 21
 Register Overview - CPU2 (ascending Offset Address) (cont'd)

| Short Name              | Long Name                                          | Offset<br>Address       | Page<br>Number        |
|-------------------------|----------------------------------------------------|-------------------------|-----------------------|
| CPU2_PCON1              | CPUx Program Control 1                             | 19204 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_PCON2              | CPUx Program Control 2                             | 19208 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_PCON0              | CPUx Program Control 0                             | 1920C <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_PIEAR              | CPUx Program Integrity Error Address Register      | 19210 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_PIETR              | CPUx Program Integrity Error Trap Register         | 19214 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_COMPAT             | CPUx Compatibility Control Register                | 19400 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_FPU_TRAP_CO        | CPUx Trap Control Register                         | 1A000 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_FPU_TRAP_PC        | CPUx Trapping Instruction Program Counter Register | 1A004 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_FPU_TRAP_OP        | CPUx Trapping Instruction Opcode Register          | 1A008 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_FPU_TRAP_SR<br>C1  | CPUx Trapping Instruction Operand Register         | 1A010 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_FPU_TRAP_SR<br>C2  | CPUx Trapping Instruction Operand Register         | 1A014 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_FPU_TRAP_SR<br>C3  | CPUx Trapping Instruction Operand Register         | 1A018 <sub>H</sub>      | See<br>Family<br>Spec |
| CPU2_DPRy_L<br>(y=0-17) | CPUx Data Protection Range y, Lower Bound Register | 1C000 <sub>H</sub> +y*8 | See<br>Family<br>Spec |
| CPU2_DPRy_U<br>(y=0-17) | CPUx Data Protection Range y, Upper Bound Register | 1C004 <sub>H</sub> +y*8 | See<br>Family<br>Spec |



 Table 21
 Register Overview - CPU2 (ascending Offset Address) (cont'd)

| Short Name                    | Long Name                                          | Offset<br>Address               | Page<br>Number        |  |
|-------------------------------|----------------------------------------------------|---------------------------------|-----------------------|--|
| CPU2_CPRy_L<br>(y=0-9)        | CPUx Code Protection Range y Lower Bound Register  | 1D000 <sub>H</sub> +y*8         | See<br>Family<br>Spec |  |
| CPU2_CPRy_U<br>(y=0-9)        | CPUx Code Protection Range y Upper Bound Register  | 1D004 <sub>H</sub> +y*8         | See<br>Family<br>Spec |  |
| CPU2_CPXE_y<br>(y=0-3)        | -                                                  |                                 |                       |  |
| CPU2_DPRE_y<br>(y=0-3)        | CPUx Data Protection Read Enable Register Set y    | 1E010 <sub>H</sub> +y*4         | See<br>Family<br>Spec |  |
| CPU2_DPWE_y<br>(y=0-3)        | CPUx Data Protection Write Enable Register Set y   | 1E020 <sub>H</sub> +y*4         | See<br>Family<br>Spec |  |
| CPU2_CPXE_y<br>(y=4-5)        | CPUx Code Protection Execute Enable Register Set y | 1E040 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |  |
| CPU2_DPRE_y<br>(y=4-5)        | CPUx Data Protection Read Enable Register Set y    | 1E050 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |  |
| CPU2_DPWE_y<br>(y=4-5)        | CPUx Data Protection Write Enable Register Set y   | 1E060 <sub>H</sub> +(y-<br>4)*4 | See<br>Family<br>Spec |  |
| CPU2_TPS_CON                  | CPUx Temporal Protection System Control Register   | 1E400 <sub>H</sub>              | See<br>Family<br>Spec |  |
| CPU2_TPS_TIMERy<br>(y=0-2)    | CPUx Temporal Protection System Timer Register y   | 1E404 <sub>H</sub> +y*4         | See<br>Family<br>Spec |  |
| CPU2_TPS_EXTIM_E<br>NTRY_LVAL | CPUx Exception Entry Timer Load Value              | 1E440 <sub>H</sub>              | See<br>Family<br>Spec |  |
| CPU2_TPS_EXTIM_E<br>NTRY_CVAL | CPUx Exception Entry Timer Current Value           | 1E444 <sub>H</sub>              | See<br>Family<br>Spec |  |
| CPU2_TPS_EXTIM_E<br>XIT_LVAL  | CPUx Exception Exit Timer Load Value               | 1E448 <sub>H</sub>              | See<br>Family<br>Spec |  |
| CPU2_TPS_EXTIM_E<br>XIT_CVAL  | CPUx Exception Exit Timer Current Value            | 1E44C <sub>H</sub>              | See<br>Family<br>Spec |  |



 Table 21
 Register Overview - CPU2 (ascending Offset Address) (cont'd)

| Short Name                          | Long Name                                  | Offset<br>Address     | Page<br>Number        |  |
|-------------------------------------|--------------------------------------------|-----------------------|-----------------------|--|
| CPU2_TPS_EXTIM_C<br>LASS_EN         | CPUx Exception Timer Class Enable Register | 1E450 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_TPS_EXTIM_S<br>TAT             | CPUx Exception Timer Status Register       | 1E454 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_TPS_EXTIM_F<br>CX              | 1E458 <sub>H</sub>                         | See<br>Family<br>Spec |                       |  |
| CPU2_TRIEVT<br>(i=0-7)              | _                                          |                       |                       |  |
| CPU2_TRIADR<br>(i=0-7)              | 1F004 <sub>H</sub> +i*8                    | See<br>Family<br>Spec |                       |  |
| CPU2_CCTRL                          | CPUx Counter Control                       | 1FC00 <sub>H</sub>    | See<br>Family<br>Spec |  |
| PU2_CCNT CPUx CPU Clock Cycle Count |                                            | 1FC04 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_ICNT                           | CPUx Instruction Count                     | 1FC08 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_M1CNT                          | CPUx Multi-Count Register 1                | 1FC0C <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_M2CNT                          | CPUx Multi-Count Register 2                | 1FC10 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_M3CNT                          | CPUx Multi-Count Register 3                | 1FC14 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_DBGSR                          | CPUx Debug Status Register                 | 1FD00 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_EXEVT                          | CPUx External Event Register               | 1FD08 <sub>H</sub>    | See<br>Family<br>Spec |  |
| CPU2_CREVT                          | CPUx Core Register Access Event            | 1FD0C <sub>H</sub>    | See<br>Family<br>Spec |  |



**Table 21** Register Overview - CPU2 (ascending Offset Address) (cont'd)

| Short Name                                       | Long Name                                       | Offset<br>Address  | Page<br>Number        |
|--------------------------------------------------|-------------------------------------------------|--------------------|-----------------------|
| CPU2_SWEVT                                       | CPUx Software Debug Event                       | 1FD10 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_TRIG_ACC                                    | CPUx TriggerAddressx                            | 1FD30 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DMS                                         | CPUx Debug Monitor Start Address                | 1FD40 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DCX                                         | CPUx Debug Context Save Area Pointer            | 1FD44 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_DBGTCR                                      | CPUx Debug Trap Control Register                | 1FD48 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_PCXI                                        | CPUx Previous Context Information Register      | 1FE00 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_PSW                                         | CPUx Program Status Word                        | 1FE04 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_PC                                          | 2_PC CPUx Program Counter                       |                    | See<br>Family<br>Spec |
| CPU2_SYSCON                                      | PU2_SYSCON CPUx System Configuration Register   |                    | See<br>Family<br>Spec |
| CPU2_CPU_ID                                      | U2_CPU_ID CPUx Identification Register TC1.6.2P |                    | See<br>Family<br>Spec |
| CPU2_CORE_ID                                     | CPUx Core Identification Register               |                    | See<br>Family<br>Spec |
| PU2_BIV CPUx Base Interrupt Vector Table Pointer |                                                 | 1FE20 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_BTV                                         | CPUx Base Trap Vector Table Pointer             | 1FE24 <sub>H</sub> | See<br>Family<br>Spec |
| CPU2_ISP                                         | CPUx Interrupt Stack Pointer                    | 1FE28 <sub>H</sub> | See<br>Family<br>Spec |



 Table 21
 Register Overview - CPU2 (ascending Offset Address) (cont'd)

| <b>Short Name</b>   | Long Name                               | Offset<br>Address       | Page<br>Number        |  |
|---------------------|-----------------------------------------|-------------------------|-----------------------|--|
| CPU2_ICR            | CPUx Interrupt Control Register         | 1FE2C <sub>H</sub>      | See<br>Family<br>Spec |  |
| CPU2_FCX            | CPUx Free CSA List Head Pointer         | 1FE38 <sub>H</sub>      | See<br>Family<br>Spec |  |
| CPU2_LCX            | CPUx Free CSA List Limit Pointer        | 1FE3C <sub>H</sub>      | See<br>Family<br>Spec |  |
| CPU2_CUS_ID         | CPUx Customer ID register               | 1FE50 <sub>H</sub>      | See<br>Family<br>Spec |  |
| CPU2_Dy<br>(y=0-15) | CPUx Data General Purpose Register y    | 1FF00 <sub>H</sub> +y*4 | See<br>Family<br>Spec |  |
| CPU2_Ay<br>(y=0-15) | CPUx Address General Purpose Register y | 1FF80 <sub>H</sub> +y*4 | See<br>Family<br>Spec |  |



### 5.3 TC35x Specific Registers

#### 5.3.1 SRI slave interface for SFR+CSFR

#### **CPUx Flash Configuration Register 0**

Software may program a Flash Prefetch Buffer with a master tag identifier stored in Flash Configuration Register 0

If a CPU instance does not have a local PFlash bank then the FLASHCON0 register associated with that instance will have no functionality.

| CPU0_<br>CPUx I<br>CPU1_<br>CPUx I | Flash C<br>FLASH | onfigu<br>CON0 |    |    |    |    | (0110<br>(0110 | ••• |    |    |    |    |    |    | able 22<br>able 23 |
|------------------------------------|------------------|----------------|----|----|----|----|----------------|-----|----|----|----|----|----|----|--------------------|
| 31                                 | 30               | 29             | 28 | 27 | 26 | 25 | 24             | 23  | 22 | 21 | 20 | 19 | 18 | 17 | 16                 |
| R                                  | ES               |                | ,  | TA | G4 | ļ. |                | R   | ES |    | ı  | TA | G3 | •  |                    |
|                                    | r                | 1              | 1  | r  | W  | 1  | 1              |     | r  |    | 1  | r  | W  |    | 1                  |
| 15                                 | 14               | 13             | 12 | 11 | 10 | 9  | 8              | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0                  |
| R                                  | ES               |                | •  | TA | G2 | ı  |                | R   | ES |    |    | TA | G1 | •  |                    |
|                                    | r                |                | rw |    |    | 1  | 1              | 1   | r  |    | 1  | r  | W  | 1  |                    |

| Field | Bits                              | Туре | Description                                                                                                    |
|-------|-----------------------------------|------|----------------------------------------------------------------------------------------------------------------|
| TAG1  | 5:0                               | rw   | Flash Prefetch Buffer 1 Configuration FPB is assigned to on chip bus master with master tag id equal to TAG1.  |
| RES   | 7:6,<br>15:14,<br>23:22,<br>31:30 | r    | Reserved Always read as 0; should be written with 0.                                                           |
| TAG2  | 13:8                              | rw   | Flash Prefetch Buffer 2 Configuration FPB is assigned to on chip bus master with master tag id equal to TAG2.  |
| TAG3  | 21:16                             | rw   | Flash Prefetch Buffer 3 Configuration  FPB is assigned to on chip bus master with master tag id equal to TAG3. |
| TAG4  | 29:24                             | rw   | Flash Prefetch Buffer 4 Configuration  FPB is assigned to on chip bus master with master tag id equal to TAG4. |

Table 22 Reset Values of CPU0\_FLASHCON0

| Reset Type               | Reset Value            | Note |
|--------------------------|------------------------|------|
| <b>Application Reset</b> | 3F3F 3F3F <sub>H</sub> |      |
| CFS Value                | 2221 2120 <sub>H</sub> |      |



Table 23 Reset Values of CPU1\_FLASHCON0

| Reset Type        | Reset Value            | Note |
|-------------------|------------------------|------|
| Application Reset | 3F3F3F <sub>H</sub>    |      |
| CFS Value         | 2220 2021 <sub>H</sub> |      |

# 5.4 Connectivity

No connections in TC35x

### 5.5 Revision History

#### **Table 24** Revision History

| Reference  | Change to Previous Version                                                                                                                                     | Comment |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| V1.1.16    |                                                                                                                                                                |         |
|            | No change                                                                                                                                                      |         |
| V1.1.17    |                                                                                                                                                                |         |
|            | No change                                                                                                                                                      |         |
| V1.1.18    |                                                                                                                                                                |         |
|            | No change                                                                                                                                                      |         |
| V1.1.19    |                                                                                                                                                                |         |
|            | No change                                                                                                                                                      |         |
| V1.1.20    |                                                                                                                                                                |         |
| Page 2, 9, | Change index variable from 'x' to intended 'i' for registers SPR_SPROT_RGNACCENAi_R and SPR_SPROT_RGNACCENBi_R to remove confusion with CPU instance variable. |         |
| Page 2, 9, | Change index variable from 'x' to intended 'i' for registers all DLMU_SPROT registers to remove confusion with CPU instance variable.                          |         |
| V1.1.21    |                                                                                                                                                                |         |
|            | No change                                                                                                                                                      |         |



#### Non Volatile Memory (NVM) Subsystem

### 6 Non Volatile Memory (NVM) Subsystem

#### 6.1 Overview

The Non Volatile Memory (NVM) Subsystem comprises of the Data Memory Unit (DMU), Program Flash Interface (PFI), and Non Volatile Memory module (comprising of the Flash Standard Interface (FSI), Program and Data Flash memories and Program Flash Read Write buffer (PFRWB)).

- Data Memory Unit (DMU): Controls command sequences executed on all program and data flash memories.
- Flash Standard Interface (FSI): Executes erase, program and verify operations on all flash memories.
- Program Flash (PFLASH): Divided into one or more banks each connected to a CPU. It is used by the
  application to store program code and data constants. Compute performance is optimized by using a pointto-point interface to minimize latency and maximize bandwidth. Each PFLASH is connected to a PFlash Read
  Write Buffer (PFRWB) that performs the ECC correction and detection and provides the read data to the
  system.
- Program Flash Interface (PFI): Each PFLASH bank has a unique point-to-point fast connection to a CPU
  provided by a PFI. The PFI interfaces between the CPU and the PFRWB and contains the Prefetch Buffers for
  storing speculative data.
- Data Flash (DFLASH): The Data Flash Module is used to emulate EEPROM and store data and divided into two banks. DFLASH read accesses are relatively slow compared to PFLASH accesses. The DFlash Read Write Buffer (DFRWB) in the FSI interfaces to the DFLASH to provide the read data. Data Flash Module also contains regions to store configuration data - User Configuration Blocks (UCBs), and Configuration Sector (CFS) which is not accessible by user.
- Boot ROM (BROM): Connected to the system via the DMU SRI port.
  - Tuning protection (commonly called the "Secure Watchdog") to protect user software and data from maltuning data.

Attention: The 'Non Volatile Memory Subsystem' chapter is the AURIX PMU chapter re-structured for closer alignment to AURIXTC3XX product architecture. It comprises of the DMU, PFI, NVM and UCB Chapters. Please note that the application accessible registers located in the FSI, and the PFLASH read status and control registers are described in the NVM chapter.



#### Non Volatile Memory (NVM) Subsystem



Figure 4 Non Volatile Memory (NVM) Subsystem

The purpose of the PFLASH NVM is:

- One or more PFLASH banks stores program code and data constants.
- Implementation of Erase Counters.

The purpose of the DFLASH NVM is:

- Emulation of Electrically Erasable Programmable Read Only Memory (EEPROM):
  - CPU-EEPROM used by the user application.
  - HSM-EEPROM used by the security application.
- Multiple User Configuration Blocks (UCB) used for:
  - Password based read protection combined with write protection.
  - Read-only UCB configured by IFX with unique chip identifier and trimming data.
- Configuration Sector (CFS) stores system set-up data not accessible by the user.

Data stored in the NVM is protected by ECC checksum.

- An ECC decoder at the output of the NVM corrects and detects faults in the NVM array.
- The NVM is fault tolerant and supports system operation in the presence of a number of NVM bit errors.
- For Program Flash the calculation of the ECC checksum is extended across the address to provide read protection against addressing faults.

If the Flash is not operating in the application then the NVM may be programmed and erased by command sequences executed by the FSI micro controller. All read accesses to Flash are memory mapped reads. Margin read levels may be used to check how completely a cell is programmed or erased.

The Non Volatile Memory interface micro architecture includes a security layer and a safety layer.

#### Security Layer (provided by DMU and PFI)

• Read protection is enabled/disabled with a Flash Module (Bank) granularity.



#### Non Volatile Memory (NVM) Subsystem

• Write protection is enabled/disabled with a Flash Module sector based granularity.

#### **Safety Layer**

- Master specific read access protection to each Flash Module (Bank).
- Master specific read and write access control to individual Special Function Registers (SFRs).
- Integrity of data stored in the NVM is ensured by an ECC checksum
- Integrity of PFlash read path is ensured by monitoring of read parameters in the FSI (MISR, redundant Flip Flops etc.), PFI partial lockstep mechanism, protection of PFlash wait cycles with ECC checksum, protection of data from PFI to CPU by ECC checksum and an additional safety mechanism to ensure that the local PFlash is not being programmed/erased when not expected by PFI.



### Non Volatile Memory (NVM) Subsystem

# 6.2 Revision History

# Table 25 Revision History

| Reference | Change to Previous Version                                        | Change to Previous Version Comment |  |  |  |  |
|-----------|-------------------------------------------------------------------|------------------------------------|--|--|--|--|
| V2.0.3    |                                                                   |                                    |  |  |  |  |
|           | Created to form a concise introduction chapter for the appendices |                                    |  |  |  |  |
| V2.0.4    |                                                                   |                                    |  |  |  |  |
|           | No Changes.                                                       |                                    |  |  |  |  |
| V2.0.5    |                                                                   | ·                                  |  |  |  |  |
|           | No Changes.                                                       |                                    |  |  |  |  |
| V2.0.6    |                                                                   | -                                  |  |  |  |  |
|           | No Changes.                                                       |                                    |  |  |  |  |
| V2.0.7    |                                                                   | 1                                  |  |  |  |  |
|           | No Changes.                                                       |                                    |  |  |  |  |



### 6.3 Data Memory Unit (DMU)

This chapter supplements the family documentation with the device specific information for TC35x.

# 6.3.1 TC35x Specific Register Set

#### **Register Address Space Table**

Table 26 Register Address Space - PMU

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| PMU    | F8038000 <sub>H</sub> | F803FFFF <sub>H</sub> | sri slave interface |

#### Table 27 Register Address Space - DMU

| Module | <b>Base Address</b>   | <b>End Address</b>    | Note                                                              |
|--------|-----------------------|-----------------------|-------------------------------------------------------------------|
| (DMU)  | 8FFF0000 <sub>H</sub> | 8FFFFFFF <sub>H</sub> | Boot ROM (BROM)                                                   |
|        | AF000000 <sub>H</sub> | AF01FFFF <sub>H</sub> | Data Flash 0 EEPROM (DF0) and Host Command Sequence Interpreter   |
|        | AFC00000 <sub>H</sub> | AFC1FFFF <sub>H</sub> | Data Flash 1 EEPROM (DF1) and HSM Command Sequence Interpreter    |
|        | AFFF0000 <sub>H</sub> | AFFFFFF <sub>H</sub>  | Boot ROM (BROM)                                                   |
| DMU    | F8040000 <sub>H</sub> | F807FFFF <sub>H</sub> | SRI slave interface - Register Address Space                      |
| (DMU)  | FFC00000 <sub>H</sub> | FFC1FFFF <sub>H</sub> | Data Flash 1 EEPROM (DF1) and HSM Command Sequence<br>Interpreter |

#### **Register Overview Table**

Table 28 Register Overview - PMU (ascending Offset Address)

| <b>Short Name</b> | Long Name                         | Offset            | Access | Mode  | Reset                | Page                  |  |
|-------------------|-----------------------------------|-------------------|--------|-------|----------------------|-----------------------|--|
|                   |                                   | Address           | Read   | Write |                      | Number                |  |
| PMU_ID            | Module Identification<br>Register | 0508 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |  |

### Table 29 Register Overview - DMU (ascending Offset Address)

| Short Name        | Long Name                         | Offset       | Access Mode |       | Reset                | Page                  |  |
|-------------------|-----------------------------------|--------------|-------------|-------|----------------------|-----------------------|--|
|                   |                                   | Address      | Read        | Write |                      | Number                |  |
| DMU_HF_ID         | Module Identification<br>Register | 0000008<br>H | U,SV        | BE    | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_HF_STATU<br>S | Flash Status Register             | 0000010<br>H | U,SV        | BE    | Application<br>Reset | 11                    |  |



 Table 29
 Register Overview - DMU (ascending Offset Address) (cont'd)

| Short Name           | Long Name                                  | Offset       | Access | Mode   | Reset                | Page                  |
|----------------------|--------------------------------------------|--------------|--------|--------|----------------------|-----------------------|
|                      |                                            | Address      | Read   | Write  |                      | Number                |
| DMU_HF_CONTR<br>OL   | Flash Control Register                     | 0000014<br>H | U,SV   | P,SV,E | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_OPERA<br>TION | Flash Operation Register                   | 0000018<br>H | U,SV   | BE     | System Reset         | See<br>Family<br>Spec |
| DMU_HF_PROTE<br>CT   | Flash Protection Status<br>Register        | 000001C<br>H | U,SV   | BE     | Application<br>Reset | 13                    |
| DMU_HF_CONFI<br>RM0  | Flash Confirm Status<br>Register 0         | 0000020<br>H | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_CONFI<br>RM1  | Flash Confirm Status<br>Register 1         |              | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_CONFI<br>RM2  | Flash Confirm Status<br>Register 2         | 0000028<br>H | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_EER           | Enable Error Interrupt<br>Control Register | 0000030<br>H | U,SV   | P,SV   | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_ERRSR         | Error Status Register                      | 0000034<br>H | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_CLRE          | Clear Error Register                       | 0000038<br>H | U,SV   | P,SV   | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_ECCR          | DF0 ECC Read Register                      | 0000040<br>H | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_ECCS          | DF0 ECC Status Register                    | 0000044<br>H | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_ECCC          | DF0 ECC Control Register                   | 0000048<br>H | U,SV   | P,SV,E | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_ECCW          | DF0 ECC Write Register                     | 000004C<br>H | U,SV   | P,SV,E | Application<br>Reset | See<br>Family<br>Spec |
| DMU_HF_CCONT<br>ROL  | Cranking Control Register                  | 0000050<br>H | U,SV   | P,SV   | System Reset         | See<br>Family<br>Spec |



 Table 29
 Register Overview - DMU (ascending Offset Address) (cont'd)

| Short Name           | Long Name                                   | Offset       | Access | Mode   | Reset                | Page                  |  |
|----------------------|---------------------------------------------|--------------|--------|--------|----------------------|-----------------------|--|
|                      |                                             | Address      | Read   | Write  |                      | Number                |  |
| DMU_HF_PSTAT<br>US   | Power Status Register                       | 0000060<br>H | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_HF_PCONT<br>ROL  | Power Control Register                      | 0000064<br>H | U,SV   | P,SV   | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_HF_PWAIT         | PFLASH Wait Cycle Register                  | 0000068<br>H | U,SV   | P,SV,E | System Reset         | See<br>Family<br>Spec |  |
| DMU_HF_DWAIT         | DFLASH Wait Cycle Register                  | 000006C<br>H | U,SV   | P,SV,E | System Reset         | See<br>Family<br>Spec |  |
| DMU_HF_PROCO<br>NUSR | DF0 User Mode Control                       | 0000074<br>H | U,SV   | BE     | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HF_PROCO<br>NPF  | PFLASH Protection<br>Configuration          | 0000080<br>H | U,SV   | BE     | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HF_PROCO<br>NTP  | Tuning Protection Configuration             | 0000084<br>H | U,SV   | BE     | See page 15          | 15                    |  |
| DMU_HF_PROCO<br>NDF  | DFLASH Protection<br>Configuration          | 0000088<br>H | U,SV   | BE     | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HF_PROCO<br>NRAM | RAM Configuration                           | 000008C<br>H | U,SV   | BE     | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HF_PROCO<br>NDBG | Debug Interface Protection<br>Configuration | 0000090<br>H | U,SV   | BE     | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HF_SUSPE<br>ND   | Suspend Control Register                    | 00000F0<br>H | U,SV   | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_HF_MARGI<br>N    | Margin Control Register                     | 00000F4<br>H | U,SV   | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_HF_ACCEN<br>1    | Access Enable Register 1                    | 00000F8<br>H | U,SV   | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_HF_ACCEN<br>0    | Access Enable Register 0                    | 00000FC<br>H | U,SV   | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |  |



 Table 29
 Register Overview - DMU (ascending Offset Address) (cont'd)

| Short Name                        | Long Name                                       |                                 | Access | Mode  | Reset           | Page<br>Number        |  |
|-----------------------------------|-------------------------------------------------|---------------------------------|--------|-------|-----------------|-----------------------|--|
|                                   |                                                 | Address                         | Read   | Write |                 |                       |  |
| DMU_HP_PROCO<br>NPi0<br>(i=0-1)   | PFLASH Bank i Protection<br>Configuration 0     | 0010000<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NPi1<br>(i=0-1)   | PFLASH Bank i Protection<br>Configuration 1     | 0010004<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NPi2<br>(i=0-1)   | PFLASH Bank i Protection<br>Configuration 2     | 0010008<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NPi3<br>(i=0-1)   | PFLASH Bank i Protection<br>Configuration 3     | 001000C<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NPi4<br>(i=0-1)   | PFLASH Bank i Protection<br>Configuration 4     | 0010010<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NPi5<br>(i=0-1)   | PFLASH Bank i Protection<br>Configuration 5     | 0010014<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NOTPi0<br>(i=0-1) | PFLASH Bank i OTP Protection Configuration 0    | 0010040<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NOTPi1<br>(i=0-1) | PFLASH Bank i OTP<br>Protection Configuration 1 | 0010044<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NOTPi2<br>(i=0-1) | PFLASH Bank i OTP<br>Protection Configuration 2 | 0010048<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NOTPi3<br>(i=0-1) | PFLASH Bank i OTP<br>Protection Configuration 3 | 001004C<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NOTPi4<br>(i=0-1) | PFLASH Bank i OTP<br>Protection Configuration 4 | 0010050<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NOTPi5<br>(i=0-1) | PFLASH Bank i OTP<br>Protection Configuration 5 | 0010054<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NWOPi0<br>(i=0-1) | PFLASH Bank i WOP<br>Configuration 0            | 0010080<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NWOPi1<br>(i=0-1) | PFLASH Bank i WOP<br>Configuration 1            | 0010084<br>H+i*100 <sub>H</sub> | U,SV   | BE    | See Family Spec | See<br>Family<br>Spec |  |



 Table 29
 Register Overview - DMU (ascending Offset Address) (cont'd)

| <b>Short Name</b>                 | Long Name                                                  |                                 | Access     | Mode | Reset                | Page                  |  |
|-----------------------------------|------------------------------------------------------------|---------------------------------|------------|------|----------------------|-----------------------|--|
|                                   |                                                            | Address                         | Read Write |      |                      | Number                |  |
| DMU_HP_PROCO<br>NWOPi2<br>(i=0-1) | PFLASH Bank i WOP<br>Configuration 2                       | 0010088<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NWOPi3<br>(i=0-1) | PFLASH Bank i WOP<br>Configuration 3                       | 001008C<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NWOPi4<br>(i=0-1) | PFLASH Bank i WOP<br>Configuration 4                       | 0010090<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_PROCO<br>NWOPi5<br>(i=0-1) | Pi5 Configuration 5                                        |                                 | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_ECPRI<br>Oi0<br>(i=0-1)    | PFLASH Bank i Erase<br>Counter Priority<br>configuration 0 | 00100A0<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_ECPRI<br>Oi1<br>(i=0-1)    | PFLASH Bank i Erase<br>Counter Priority<br>Configuration 1 | 00100A4<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_ECPRI<br>Oi2<br>(i=0-1)    | PFLASH Bank i Erase<br>Counter Priority<br>Configuration 2 | 00100A8<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_ECPRI<br>Oi3<br>(i=0-1)    | PFLASH Bank i Erase<br>Counter Priority<br>Configuration 3 | 00100AC<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_ECPRI<br>Oi4<br>(i=0-1)    | PFLASH Bank i Erase<br>Counter Priority<br>Configuration 4 | 00100B0<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_HP_ECPRI<br>Oi5<br>(i=0-1)    | PFLASH Bank i Erase<br>Counter Priority<br>Configuration 5 | 00100B4<br>H+i*100 <sub>H</sub> | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_SF_STATU<br>S                 | HSM Flash Status Register                                  | 0020010<br>H                    | Н          | BE   | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_CONTR<br>OL                | HSM Flash Configuration<br>Register                        | 0020014<br>H                    | Н          | Н    | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_OPERA<br>TION              | HSM Flash Operation<br>Register                            | 0020018<br>H                    | Н          | BE   | System Reset         | See<br>Family<br>Spec |  |
| DMU_SF_EER                        | HSM Enable Error Interrupt<br>Control Register             | 0020030<br>H                    | Н          | Н    | Application<br>Reset | See<br>Family<br>Spec |  |



 Table 29
 Register Overview - DMU (ascending Offset Address) (cont'd)

| <b>Short Name</b>         | Long Name                                      | Offset       | Access     | Mode | Reset                | Page                  |  |
|---------------------------|------------------------------------------------|--------------|------------|------|----------------------|-----------------------|--|
|                           |                                                | Address      | Read Write |      |                      | Number                |  |
| DMU_SF_ERRSR              | HSM Error Status Register                      | 0020034<br>H | Н          | BE   | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_CLRE               | HSM Clear Error Register                       | 0020038<br>H | Н          | Н    | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_ECCR               | HSM DF1 ECC Read Register                      | 0020040<br>H | Н          | BE   | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_ECCS               | HSM DF1 ECC Status<br>Register                 | 0020044<br>H | Н          | BE   | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_ECCC               | HSM DF1 ECC Control<br>Register                | 0020048<br>H | Н          | Н    | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_ECCW               | HSM DF1 ECC Write Register                     | 002004C<br>H | Н          | Н    | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_PROCO<br>NUSR      | HSM DF1 User Mode Control                      | 0020074<br>H | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_SF_SUSPE<br>ND        | HSM Suspend Control<br>Register                | 00200E8<br>H | Н          | Н    | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SF_MARGI<br>N         | HSM DF1 Margin Control<br>Register             | 00200EC<br>H | Н          | Н    | Application<br>Reset | See<br>Family<br>Spec |  |
| DMU_SP_PROCO<br>NHSMCFG   | HSM Protection<br>Configuration                | 0030000<br>H | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_SP_PROCO<br>NHSMCBS   | HSM Code Boot Sector                           | 0030004<br>H | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_SP_PROCO<br>NHSMCX0   | HSM Code Exclusive<br>Protection Configuration | 0030008<br>H | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_SP_PROCO<br>NHSMCX1   | HSM Code Exclusive<br>Protection Configuration | 003000C<br>H | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |
| DMU_SP_PROCO<br>NHSMCOTP0 | HSM Code OTP Protection<br>Configuration       | 0030010<br>H | U,SV       | BE   | See Family Spec      | See<br>Family<br>Spec |  |



Table 29 Register Overview - DMU (ascending Offset Address) (cont'd)

| Short Name                | Long Name                                 |              | Access Mode |       | Reset           | Page                  |  |
|---------------------------|-------------------------------------------|--------------|-------------|-------|-----------------|-----------------------|--|
|                           |                                           |              | Read        | Write |                 | Number                |  |
| DMU_SP_PROCO<br>NHSMCOTP1 | HSM Code OTP Protection<br>Configuration  | 0030014<br>H | U,SV        | BE    | See Family Spec | See<br>Family<br>Spec |  |
| DMU_SP_PROCO<br>NHSM      | HSM Interface Protection<br>Configuration | 0030040<br>H | U,SV        | BE    | See Family Spec | See<br>Family<br>Spec |  |

### 6.3.2 TC35x Specific Registers

#### 6.3.2.1 SRI slave interface - Register Address Space

#### Flash Status Register

The Flash Status Register reflects the status of the Flash Banks after reset.

Note: The DxBUSY and PxBUSY flags cannot be cleared with the "Clear Status" command or with the "Reset

to Read" command. These flags are controlled by HW.

Note: After every reset, the busy bits are set while the Flash module is busy with startup (until the operation

mode is entered). Also the protection installation bits are always set until end of startup.

#### DMU\_HF\_STATUS Application Reset Value: 0000 00FF<sub>H</sub> Flash Status Register $(0000010_{H})$ 31 30 29 28 27 25 24 23 22 21 20 19 18 17 16 26 **PFPAG DFPAG RES RES RES RES RES RES RES RES** Ε Ε rΧ rΧ rh rh rΧ rΧ rΧ rΧ 15 14 10 9 8 7 6 5 4 3 2 1 0 13 12 11 P1BUS P0BUS D1BU **D0BU RES RES RES RES RES** SY SY rh rh rh rh

| Field  | Bits | Туре | Description                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|--------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DOBUSY | 0    | rh   | Data Flash Bank 0 Busy HW-controlled status flag. Indication of busy state of DFLASH bank 0 because of active execution of an operation; DF0 busy state is also indicated during Flash startup after reset or in sleep mode; while in busy state the DF0 does not allow read |  |  |  |  |  |
|        |      |      | access.  0 <sub>B</sub> DF0 ready, not busy; DF0 in operation mode.  1 <sub>B</sub> DF0 busy; DF0 not in operation mode.                                                                                                                                                     |  |  |  |  |  |



| Field          | Bits                                     | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
|----------------|------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| D1BUSY         | 1                                        | rh   | Data Flash Bank 1 Busy HW-controlled status flag. Indication of busy state of DFLASH bank 1 because of active execution an operation; DF1 busy state is also indicated during Flash startup afreset or in sleep mode; while in busy state the DF1 does not allow reaccess.  Bit is not set for program/erase operations initiated by the HSM interface.  0 <sub>B</sub> DF1 ready, not busy; DF1 in operation mode.  1 <sub>B</sub> DF1 busy; DF1 not in operation mode. |  |  |  |  |  |  |
| PxBUSY (x=0-1) | x+2                                      | rh   | Program Flash PFxBUSY  HW-controlled status flag. Indication of busy state of PFx because of active execution of an operation; PFx busy state is also indicated during Flash startup after reset or in sleep mode; while in busy state the PFx does not allow read access.  O <sub>B</sub> PFx ready, not busy; PFx in operation mode.  1 <sub>B</sub> PFx busy; PFx not in operation mode.                                                                              |  |  |  |  |  |  |
| RES (x=2-5)    | x+2                                      | r    | Reserved Always read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| RES            | 15:8,<br>23,<br>31:26                    | r    | Reserved Always read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| RES            | 16,<br>17,<br>18,<br>19,<br>22,<br>25:24 | rX   | Reserved Undefined.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| DFPAGE         | 20                                       | rh   | Data Flash in Page Mode HW-controlled status flag. Set with Enter Page Mode for DFLASH, cleared with Write Page command. This bit is not set by "Enter Page Mode" initiated by the HSM interface.  Note: Read accesses are allowed while in page mode.  O <sub>B</sub> Data Flash not in page mode 1 <sub>B</sub> Data Flash in page mode                                                                                                                                |  |  |  |  |  |  |



| Field  | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                            |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PFPAGE | 21   | rh   | Program Flash in Page Mode  HW-controlled status flag.  Set with Enter Page Mode for Flash, cleared with Write Page command  This bit is not set by "Enter Page Mode" initiated by the HSM interface.  Note: Read accesses are allowed while in page mode.  O <sub>B</sub> Flash not in page mode.  1 <sub>B</sub> Flash in page mode. |

#### Flash Protection Status Register

This register reports the state of the Flash protection and contains protection relevant control fields.

| DMU_HF_PROTECT Flash Protection Status Register (000001C <sub>H</sub> ) |    |     |     |          |     |              |              | Ар       | plicatio | on Res             | et Valu            | e: 0000      | 0000 <sub>H</sub> |             |             |
|-------------------------------------------------------------------------|----|-----|-----|----------|-----|--------------|--------------|----------|----------|--------------------|--------------------|--------------|-------------------|-------------|-------------|
| 31                                                                      | 30 | 29  | 28  | 27       | 26  | 25           | 24           | 23       | 22       | 21                 | 20                 | 19           | 18                | 17          | 16          |
|                                                                         | ·I |     | RES | !        |     | ı            | SRT          | '        |          | ı                  | RI                 | ES           | !                 |             | !           |
|                                                                         | 1  | 1   | r   | <u> </u> | l . |              | rh           | <u> </u> |          | 1                  |                    | ٢            | <u> </u>          | 1           |             |
| 15                                                                      | 14 | 13  | 12  | 11       | 10  | 9            | 8            | 7        | 6        | 5                  | 4                  | 3            | 2                 | 1           | 0           |
| R                                                                       | ES | RES | RES | RES      | RES | PRODI<br>SP1 | PRODI<br>SP0 | RE       | :S       | PRODI<br>SSWA<br>P | PRODI<br>SBMH<br>D | PRODI<br>SEC | PRODI<br>SDBG     | PRODI<br>SD | PRODI<br>SP |
|                                                                         | r  | r   | r   | r        | r   | rh           | rh           | r        |          | rh                 | rh                 | rh           | rh                | rh          | rh          |

| Field     | Bits | Туре | Description                                                                                                                                                                                                                                                                                               |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRODISP   | 0    | rh   | PFLASH Protection Disabled The protection configured by UCB_PFLASH_ORIG and UCB_PFLASH_COPY was successfully disabled by supplying the correct password to "Disable Protection".  Note: Cleared with command "Resume Protection".                                                                         |
| PRODISD   | 1    | rh   | DFLASH Protection Disabled  The protection configured by UCB_DFLASH_ORIG and UCB_DFLASH_COPY was successfully disabled by supplying the correct password to "Disable Protection".  Note: Cleared with command "Resume Protection".                                                                        |
| PRODISDBG | 2    | rh   | Debug Interface Password Protection Disabled The password configured by UCB_DBG_ORIG and UCB_DBG_COPY was correctly received with "Disable Protection". When DMU_SP_PROCONHSMCFG.DESTDBG is "destructive" then only the SSW can disable this protection.  Note: Cleared with command "Resume Protection". |



| Field               | Bits                    | Type | Description                                                                                                                                                                                                                                              |
|---------------------|-------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRODISEC            | 3                       | rh   | Erase Counter Priority Protection Disabled The protection configured by UCB_ECPRIO_ORIG and UCB_ECPRIO_COPY was successfully disabled by supplying the correct password to "Disable Protection".  Note: Cleared with command "Resume Protection".        |
| PRODISBMHD          | 4                       | rh   | BMHD Protection Disabled The protection configured by UCB_BMHD0_ORIG and UCB_BMHD0_COPY was successfully disabled by supplying the correct password to "Disable Protection".  Note: Cleared with command "Resume Protection".                            |
| PRODISSWAP          | 5                       | rh   | UCB_SWAP protection Disabled The protection configured by UCB_SWAP_ORIG and UCB_SWAP_COPY was successfully disabled by supplying the correct password to "Disable Protection".  Note: Cleared with command "Resume Protection".                          |
| RES                 | 7:6,<br>23:14,<br>31:25 | r    | Reserved Always read as 0; should be written with 0.                                                                                                                                                                                                     |
| PRODISPX<br>(x=0-1) | x+8                     | rh   | Program Flash Protection Disable PRODISPx The protection configured for PFx by UCB_PFLASH_ORIG and UCB_PFLASH_COPY was successfully disabled by supplying the correct password to "Disable Protection".  Note: Cleared with command "Resume Protection". |
| RES (x=2-5)         | x+8                     | r    | Reserved Always read as 0; should be written with 0.                                                                                                                                                                                                     |
| SRT                 | 24                      | rh   | Secure Retest Password Protection Disabled  Note: Cleared with command "Resume Protection".  O <sub>B</sub> Secure Retest protection is not disabled.  1 <sub>B</sub> Secure Retest protection is disabled.                                              |



# **Tuning Protection Configuration**

| D | М | U | _ŀ | 11 | $F_{\_}$ | P | R | 0 | C | 0 | 1 | 1 | T | Ρ |  |
|---|---|---|----|----|----------|---|---|---|---|---|---|---|---|---|--|
|---|---|---|----|----|----------|---|---|---|---|---|---|---|---|---|--|

| Tuning   | g Prote  |          |    | ıration |          |    | (00000 | 84 <sub>H</sub> ) |     |     |     | R            | eset Va      | lue: T | able 30 |
|----------|----------|----------|----|---------|----------|----|--------|-------------------|-----|-----|-----|--------------|--------------|--------|---------|
| 31       | 30       | 29       | 28 | 27      | 26       | 25 | 24     | 23                | 22  | 21  | 20  | 19           | 18           | 17     | 16      |
|          | I        | I        | U  | СВ      | I        | l  | I      | RES               | RES | RES | RES | CPU1<br>DDIS | CPU0<br>DDIS | SWA    | PEN     |
|          | <u>I</u> | <u> </u> | r  | h       | <u> </u> | 1  | I      | r                 | r   | r   | r   | rh           | rh           | r      | h       |
| 15       | 14       | 13       | 12 | 11      | 10       | 9  | 8      | 7                 | 6   | 5   | 4   | 3            | 2            | 1      | 0       |
|          |          | U        | СВ |         |          | ВІ | ML     |                   |     |     | UCB |              |              |        | TP      |
| <u>l</u> | 1        | r        | h  | 1       | 1        | r  | h      | 1                 | 1   | 1   | rh  | 1            |              |        | rh      |

| Field               | Bits                    | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------|-------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TP                  | 0                       | rh   | Tuning Protection This bit indicates whether tuning protection is installed or not.  0 <sub>B</sub> Tuning protection is not configured.  1 <sub>B</sub> Tuning protection is configured and installed, if correctly confirmed.                                                                                                                                                                                      |
| UCB                 | 7:1,<br>15:10,<br>31:24 | rh   | Reserved for UCB  Deliver the corresponding content of UCB.                                                                                                                                                                                                                                                                                                                                                          |
| BML                 | 9:8                     | rh   | <ul> <li>Boot Mode Lock</li> <li>Used by the SSW to restrict the boot mode selection.</li> <li>00<sub>B</sub> Boot flow with standard evaluation of boot headers.</li> <li>01<sub>B</sub> Restricted boot flow, never evaluating HWCFG pins and without fallback to boot loader.</li> <li></li> <li>11<sub>B</sub> Restricted boot flow, never evaluating HWCFG pins and without fallback to boot loader.</li> </ul> |
| SWAPEN              | 17:16                   | rh   | Enable SOTA mode This field enables the entry into "Software update Over the Air(SOTA) mode". In this mode, an alternate PFLASH address map can be selected. Please refer to the SOTA section of the Introduction chapter for more details.  00 <sub>B</sub> Disabled, SOTA mode disabled.  10 <sub>B</sub> Disabled, SOTA mode disabled.  11 <sub>B</sub> Enabled, SOTA mode enabled.                               |
| CPUxDDIS<br>(x=0-1) | x+18                    | rh   | Disable direct LPB access Disable direct LPB access by the CPU to the Local PFlash Bank (LPB).  O <sub>B</sub> Direct LPB access is enabled.  1 <sub>B</sub> Direct LPB access is disabled.                                                                                                                                                                                                                          |
| RES (x=2-5)         | x+18                    | r    | Reserved Always read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                 |



Table 30 Reset Values of DMU\_HF\_PROCONTP

| Reset Type        | Reset Value            | Note |
|-------------------|------------------------|------|
| Application Reset | 0000 0000 <sub>H</sub> |      |
| CFS Value         | 0000 0000 <sub>H</sub> |      |

# 6.3.3 Connectivity

#### Table 31 Connections of DMU

| Interface Signals | conn | ects             | Description              |
|-------------------|------|------------------|--------------------------|
| DMU:HOST_INT      | to   | INT:dmu.HOST_INT | PMU Host Service Request |
| DMU:FSI_INT       | to   | INT:dmu.FSI_INT  | PMU FSI Service Request  |

# 6.3.4 Revision History

### Table 32 Revision History

| Reference | Change to Previous Version                                                   | Comment |
|-----------|------------------------------------------------------------------------------|---------|
| V2.0.9    |                                                                              |         |
|           | No document changes - version update to remain aligned with family document. |         |
| V2.0.10   |                                                                              |         |
|           | No document changes - version update to remain aligned with family document. |         |
| V2.0.11   |                                                                              |         |
| Page 11   | Updated register DMU_HF_STATUS.                                              |         |
| Page 16   | Connectivity - Table updated.                                                |         |
|           | No functional changes.                                                       |         |
| V2.0.12   |                                                                              |         |
| _         | No functional changes.                                                       |         |



### 6.4 Non Volatile Memory (NVM)

This chapter supplements the family documentation with the device specific information for TC35x.

# 6.4.1 TC35x Specific Register Set

#### **Register Address Space Table**

Table 33 Register Address Space - FSI

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| FSI    | F8030000 <sub>H</sub> | F80300FF <sub>H</sub> | sri slave interface |

Table 34 Register Address Space - PFI

| Module | Base Address          | End Address           | Note                                   |
|--------|-----------------------|-----------------------|----------------------------------------|
| (PFI0) | 80000000 <sub>H</sub> | 801FFFFF <sub>H</sub> | Program Flash cached address space     |
|        | A0000000 <sub>H</sub> | A01FFFFF <sub>H</sub> | Program Flash non-cached address space |
|        | A8000000 <sub>H</sub> | A8003FFF <sub>H</sub> | Erase Counter address space            |
| PFI0   | A8080000 <sub>H</sub> | A80FFFFF <sub>H</sub> | Register address space                 |
| (PFI1) | 80300000 <sub>H</sub> | 804FFFFF <sub>H</sub> | Program Flash cached address space     |
|        | A0300000 <sub>H</sub> | A04FFFFF <sub>H</sub> | Program Flash non-cached address space |
|        | A8300000 <sub>H</sub> | A8303FFF <sub>H</sub> | Erase Counter address space            |
| PFI1   | A8380000 <sub>H</sub> | A83FFFFF <sub>H</sub> | Register address space                 |

#### **Register Overview Table**

Table 35 Register Overview - FSI (ascending Offset Address)

| <b>Short Name</b> | Long Name                       | Offset            | Access     | Mode | Reset        | Page                  |  |
|-------------------|---------------------------------|-------------------|------------|------|--------------|-----------------------|--|
|                   |                                 | Address           | Read Write |      |              | Number                |  |
| FSI_COMM_1        | Communication Register 1        | 0004 <sub>H</sub> | U,SV       | U,SV | System Reset | See<br>Family<br>Spec |  |
| FSI_COMM_2        | Communication Register 2        | 0005 <sub>H</sub> | U,SV       | U,SV | System Reset | See<br>Family<br>Spec |  |
| FSI_HSMCOMM_<br>1 | HSM Communication<br>Register 1 | 0006 <sub>H</sub> | Н          | Н    | System Reset | See<br>Family<br>Spec |  |
| FSI_HSMCOMM_<br>2 | HSM Communication<br>Register 2 | 0007 <sub>H</sub> | Н          | Н    | System Reset | See<br>Family<br>Spec |  |



Table 36 Register Overview - PFI (ascending Offset Address)

| Short Name                   | Long Name           | Offset<br>Address              | Page<br>Number        |
|------------------------------|---------------------|--------------------------------|-----------------------|
| PFI0_ECCR                    | ECC Read Register   | 000000 <sub>H</sub>            | See<br>Family<br>Spec |
| PFI1_ECCR                    | ECC Read Register   | 000000 <sub>H</sub>            | See<br>Family<br>Spec |
| PFI0_ECCS                    | ECC Status Register | 000020 <sub>H</sub>            | See<br>Family<br>Spec |
| PFI1_ECCS                    | ECC Status Register | 000020 <sub>H</sub>            | See<br>Family<br>Spec |
| PFI0_SBABRECORDx<br>(x=0-16) | SBAB Record x       | 002000 <sub>H</sub> +x*20<br>H | See<br>Family<br>Spec |
| PFI1_SBABRECORDx<br>(x=0-16) | SBAB Record x       | 002000 <sub>H</sub> +x*20<br>H | See<br>Family<br>Spec |
| PFI0_DBABRECORDx<br>(x=0-1)  | DBAB Record x       | 004000 <sub>H</sub> +x*20<br>H | See<br>Family<br>Spec |
| PFI1_DBABRECORDx<br>(x=0-1)  | DBAB Record x       | 004000 <sub>H</sub> +x*20<br>H | See<br>Family<br>Spec |
| PFI0_MBABRECORDx<br>(x=0)    | MBAB Record 0       | 008000 <sub>H</sub>            | See<br>Family<br>Spec |
| PFI1_MBABRECORDx<br>(x=0)    | MBAB Record 0       | 008000 <sub>H</sub>            | See<br>Family<br>Spec |
| PFI0_ZBABRECORDx<br>(x=0-3)  | ZBAB Record x       | 00C000 <sub>H</sub> +x*20<br>H | See<br>Family<br>Spec |
| PFI1_ZBABRECORDx<br>(x=0-3)  | ZBAB Record x       | 00C000 <sub>H</sub> +x*20<br>H | See<br>Family<br>Spec |

# 6.4.2 Connectivity

No connections in device.



# 6.4.3 Revision History

#### **Table 37 Revision History**

| •         |                                                                                      |          |  |  |
|-----------|--------------------------------------------------------------------------------------|----------|--|--|
| Reference | Change to Previous Version                                                           |          |  |  |
| V2.0.4    |                                                                                      | ·        |  |  |
|           | No document changes - version update to remain aligned with family document.         |          |  |  |
| V2.0.5    |                                                                                      | ·        |  |  |
| Page 17   | <b>Register Address Space Table</b> - PFI instances not used in this device removed. |          |  |  |
| V2.0.6    |                                                                                      | <u> </u> |  |  |
|           | No functional changes.                                                               |          |  |  |
|           |                                                                                      | 1        |  |  |



**Local Memory Unit (LMU)** 

# 7 Local Memory Unit (LMU)

This is a description of the TC35x specific features of the LMU of the AURIXTC3XX product family.

# 7.1 TC35x Specific IP Configuration

The LMU instance in the TC35x provides 128 KiB of SRAM.

# 7.2 TC35x Specific Register Set

Table 38 Register Address Space - LMU

| Module | Base Address          | End Address           | Note                                               |
|--------|-----------------------|-----------------------|----------------------------------------------------|
| (LMU0) | 90040000 <sub>H</sub> | 9007FFFF <sub>H</sub> | sri slave interface (RAM Address Range cached)     |
|        | B0040000 <sub>H</sub> | B007FFFF <sub>H</sub> | sri slave interface (RAM Address Range non-cached) |
| LMU0   | F8100000 <sub>H</sub> | F810FFFF <sub>H</sub> | sri slave interface                                |
| (LMU1) | 90080000 <sub>H</sub> | 900BFFFF <sub>H</sub> | sri slave interface (RAM Address Range cached)     |
|        | B0080000 <sub>H</sub> | B00BFFFF <sub>H</sub> | sri slave interface (RAM Address Range non-cached) |
| LMU1   | F8110000 <sub>H</sub> | F811FFFF <sub>H</sub> | sri slave interface                                |

Table 39 Register Overview - LMU (ascending Offset Address)

| Short Name  | Short Name Long Name         |                    | Page<br>Number        |
|-------------|------------------------------|--------------------|-----------------------|
| LMU0_CLC    | LMU Clock Control Register   | 00000 <sub>H</sub> | See<br>Family<br>Spec |
| LMU1_CLC    | LMU Clock Control Register   | 00000 <sub>H</sub> | See<br>Family<br>Spec |
| LMU0_MODID  | LMU Module ID Register       | 00008 <sub>H</sub> | See<br>Family<br>Spec |
| LMU1_MODID  | LMU Module ID Register       | 00008 <sub>H</sub> | See<br>Family<br>Spec |
| LMU0_ACCEN0 | LMU Access Enable Register 0 | 00010 <sub>H</sub> | See<br>Family<br>Spec |
| LMU1_ACCEN0 | LMU Access Enable Register 0 | 00010 <sub>H</sub> | See<br>Family<br>Spec |
| LMU0_ACCEN1 | LMU Access Enable Register 1 | 00014 <sub>H</sub> | See<br>Family<br>Spec |



### Local Memory Unit (LMU)

Table 39 Register Overview - LMU (ascending Offset Address) (cont'd)

| Short Name                       | Long Name                                 | Offset<br>Address                     | Page<br>Number        |  |
|----------------------------------|-------------------------------------------|---------------------------------------|-----------------------|--|
| LMU1_ACCEN1                      | LMU Access Enable Register 1              | 00014 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_MEMCON                      | LMU Memory Control Register               | 00020 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_MEMCON                      | LMU Memory Control Register               | 00020 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_SCTRL                       | LMU Safety Control Register               | 00024 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_SCTRL                       | LMU Safety Control Register               | 00024 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_RGNLAx<br>(x=0-15)          | LMU Region Lower Address Register         | 00050 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU1_RGNLAx<br>(x=0-15)          | LMU Region Lower Address Register         | 00050 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU0_RGNUAx<br>(x=0-15)          | LMU Region Upper Address Register         | 00054 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU1_RGNUAx<br>(x=0-15)          | LMU Region Upper Address Register         | 00054 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU0_RGNACCENWA<br>x<br>(x=0-15) | LMU Region Write Access Enable Register A | 00058 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU1_RGNACCENWA<br>x<br>(x=0-15) | LMU Region Write Access Enable Register A | 00058 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU0_RGNACCENWB<br>x<br>(x=0-15) | LMU Region Write Access Enable Register B | 0005C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU1_RGNACCENWB<br>x<br>(x=0-15) | LMU Region Write Access Enable Register B | 0005C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU0_RGNACCENRA<br>x<br>(x=0-15) | LMU Region Read Access Enable Register A  | 00158 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |



### Local Memory Unit (LMU)

**Table 39** Register Overview - LMU (ascending Offset Address) (cont'd)

| Short Name                       | Long Name                                | Offset<br>Address                     | Page<br>Number        |
|----------------------------------|------------------------------------------|---------------------------------------|-----------------------|
| LMU1_RGNACCENRA<br>x<br>(x=0-15) | LMU Region Read Access Enable Register A | 00158 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |
| LMU0_RGNACCENRB<br>x<br>(x=0-15) | LMU Region Read Access Enable Register B | 0015C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |
| LMU1_RGNACCENRB<br>x<br>(x=0-15) | LMU Region Read Access Enable Register B | 0015C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |

Table 40 Register Overview - LMU0 (ascending Offset Address)

| Short Name Long Name             |                                           | Offset<br>Address                     | Page<br>Number        |  |
|----------------------------------|-------------------------------------------|---------------------------------------|-----------------------|--|
| LMU0_CLC                         | LMU Clock Control Register                | 00000 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_MODID                       | LMU Module ID Register                    | 00008 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_ACCEN0                      | LMU Access Enable Register 0              | 00010 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_ACCEN1                      | LMU Access Enable Register 1              | 00014 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_MEMCON                      | LMU Memory Control Register               | 00020 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_SCTRL                       | LMU Safety Control Register               | 00024 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU0_RGNLAx<br>(x=0-15)          | LMU Region Lower Address Register         | 00050 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU0_RGNUAx<br>(x=0-15)          | LMU Region Upper Address Register         | 00054 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU0_RGNACCENWA<br>x<br>(x=0-15) | LMU Region Write Access Enable Register A | 00058 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |



### Local Memory Unit (LMU)

Table 40 Register Overview - LMU0 (ascending Offset Address) (cont'd)

| Short Name                       | Long Name                                 | Offset<br>Address                     | Page<br>Number        |
|----------------------------------|-------------------------------------------|---------------------------------------|-----------------------|
| LMU0_RGNACCENWB<br>x<br>(x=0-15) | LMU Region Write Access Enable Register B | 0005C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |
| LMU0_RGNACCENRA x (x=0-15)       | LMU Region Read Access Enable Register A  | 00158 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |
| LMU0_RGNACCENRB<br>x<br>(x=0-15) | LMU Region Read Access Enable Register B  | 0015C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |

Table 41 Register Overview - LMU1 (ascending Offset Address)

| Short Name Long Name             |                                           | Offset<br>Address                     | Page<br>Number        |  |
|----------------------------------|-------------------------------------------|---------------------------------------|-----------------------|--|
| LMU1_CLC                         | LMU Clock Control Register                | 00000 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_MODID                       | LMU Module ID Register                    | 00008 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_ACCEN0                      | LMU Access Enable Register 0              | 00010 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_ACCEN1                      | LMU Access Enable Register 1              | 00014 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_MEMCON                      | LMU Memory Control Register               | 00020 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_SCTRL                       | LMU Safety Control Register               | 00024 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| LMU1_RGNLAx<br>(x=0-15)          | LMU Region Lower Address Register         | 00050 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU1_RGNUAx<br>(x=0-15)          | LMU Region Upper Address Register         | 00054 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |
| LMU1_RGNACCENWA<br>x<br>(x=0-15) | LMU Region Write Access Enable Register A | 00058 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |  |



#### **Local Memory Unit (LMU)**

Table 41 Register Overview - LMU1 (ascending Offset Address) (cont'd)

| Short Name                       | Long Name                                 | Offset<br>Address                     | Page<br>Number        |
|----------------------------------|-------------------------------------------|---------------------------------------|-----------------------|
| LMU1_RGNACCENWB<br>x<br>(x=0-15) | LMU Region Write Access Enable Register B | 0005C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |
| LMU1_RGNACCENRA<br>x<br>(x=0-15) | LMU Region Read Access Enable Register A  | 00158 <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |
| LMU1_RGNACCENRB<br>x<br>(x=0-15) | LMU Region Read Access Enable Register B  | 0015C <sub>H</sub> +x*10 <sub>H</sub> | See<br>Family<br>Spec |

### 7.3 TC35x Specific Registers

There are no TC35x specific registers in the LMU

### 7.4 Connectivity

Table 42 List of LMU0 Interface Signals

| Interface Signals | I/O | Description                                        |
|-------------------|-----|----------------------------------------------------|
| sx_sri            |     | sri slave interface                                |
|                   |     | sri slave interface (RAM Address Range non-cached) |
|                   |     | sri slave interface (RAM Address Range cached)     |
| SX_ALARM_LMU      |     | LMU Alarm Outputs to SMU                           |

Table 43 List of LMU1 Interface Signals

| Interface Signals | I/O | Description                                        |
|-------------------|-----|----------------------------------------------------|
| sx_sri            |     | sri slave interface                                |
|                   |     | sri slave interface (RAM Address Range non-cached) |
|                   |     | sri slave interface (RAM Address Range cached)     |
| SX_ALARM_LMU      |     | LMU Alarm Outputs to SMU                           |

No connections in TC35x

### 7.5 Revision History

**Table 44** Revision History

| Reference | Change to Previous Version Comment              |  |  |  |
|-----------|-------------------------------------------------|--|--|--|
| V3.1.15   |                                                 |  |  |  |
|           | Revision history update, no functional changes. |  |  |  |



### Local Memory Unit (LMU)

#### Table 44 Revision History

| Reference | Change to Previous Version | Comment |
|-----------|----------------------------|---------|
| V3.1.16   |                            |         |
| _         | No functional change.      |         |



**Default Application Memory (LMU\_DAM)** 

# 8 Default Application Memory (LMU\_DAM)

This device doesn't contain LMU\_DAM.



#### **System Control Unit (SCU)**

### 9 System Control Unit (SCU)

This chapter describes the System Control Unit (short SCU) Module of the TC35x.

#### 9.1 TC35x Specific IP Configuration

Table 45 TC35x specific configuration of SCU

| Parameter                                 | SCU                 |  |  |
|-------------------------------------------|---------------------|--|--|
| Number of WDT linked to the number of CPU | 3                   |  |  |
| Name of the ssw value                     | After SSW execution |  |  |
| CFS value for DTSCBGOCTRL register        | 40 <sub>H</sub>     |  |  |
| CFS value for DTSCCON register            | 200 <sub>H</sub>    |  |  |

The following sections describe several differences that are device specific at the SCU level.

#### 9.1.1 LBIST considerations for TC35x

The LBIST function can be controlled via four registers available at SCU level: LBISTCTRL0, LBISTCTRL1, LBISTCTRL2 and LBISTCTRL3 (for a complete description of these register, please address the family specification).

The LBISTCTRL3 register contains the MISR signature value that can be read back via software, after the LBIST execution (and the execution is valid).

#### 9.1.1.1 TC35x AA

#### **LBIST Configuration A**

LBISTCTRLO.PATTERNS = 0x100;

LBISTCTRL2.LENGTH = 0x40;

With LBISTCTRL1.BODY = 0:

- LBISTCTRL1 = 0x54000007
- LBISTCTRL3 = 0x97A61165

With LBISTCTRL1.BODY = 1:

- LBISTCTRL1 = 0x5C000007
- LBISTCTRL3 = 0x31327160

#### 9.1.1.2 TC35x AB

#### **LBIST Configuration A**

LBISTCTRLO.PATTERNS = 0x100;

LBISTCTRL2.LENGTH = 0x40;

With LBISTCTRL1.BODY = 0:

- LBISTCTRL1 = 0x54000007
- LBISTCTRL3 = 0x3B7272AC

With LBISTCTRL1.BODY = 1:

LBISTCTRL1 = 0x5C000007



### **System Control Unit (SCU)**

• LBISTCTRL3 = 0x9DE612A9



# System Control Unit (SCU)

# 9.2 TC35x Specific Register Set

The address space for the module registers is defined in **Register Address Space - SCU**.

Table 46 Register Address Space - SCU

| Module | Base Address          | End Address           | Note                            |
|--------|-----------------------|-----------------------|---------------------------------|
| SCU    | F0036000 <sub>H</sub> | F00363FF <sub>H</sub> | SCU: Connections to FPI/BPI bus |

Table 47 Register Overview - SCU (ascending Offset Address)

| <b>Short Name</b>  | Long Name                                  | Offset<br>Address | Access Mode |          | Reset           | Page<br>Number        |
|--------------------|--------------------------------------------|-------------------|-------------|----------|-----------------|-----------------------|
|                    |                                            |                   | Read Write  |          |                 |                       |
|                    | Reserved (0010 <sub>H</sub> Byte)          | 0000 <sub>H</sub> | BE          | BE       |                 |                       |
| SCU_ID             | Identification Register                    | 0008 <sub>H</sub> | U,SV        | BE       | System Reset    | See<br>Family<br>Spec |
|                    | Reserved (0010 <sub>H</sub> Byte)          | 000C <sub>H</sub> | BE          | BE       |                 |                       |
| SCU_OSCCON         | CU_OSCCON OSC Control Register             |                   | U,SV        | SV,SE,P0 | See Family Spec | See<br>Family<br>Spec |
| SCU_SYSPLLSTA<br>T | System PLL Status Register                 | 0014 <sub>H</sub> | U,SV        | BE       | See Family Spec | See<br>Family<br>Spec |
| SCU_SYSPLLCON<br>0 | System PLL Configuration 0<br>Register     | 0018 <sub>H</sub> | U,SV        | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_SYSPLLCON<br>1 | System PLL Configuration 1<br>Register     | 001C <sub>H</sub> | U,SV        | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_SYSPLLCON<br>2 | System PLL Configuration 2<br>Register     | 0020 <sub>H</sub> | U,SV        | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_PERPLLSTA<br>T | Peripheral PLL Status<br>Register          | 0024 <sub>H</sub> | U,SV        | BE       | System Reset    | See<br>Family<br>Spec |
| SCU_PERPLLCO<br>N0 | Peripheral PLL<br>Configuration 0 Register | 0028 <sub>H</sub> | U,SV        | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_PERPLLCO<br>N1 |                                            |                   | U,SV        | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_CCUCON0        | CCU Clock Control Register<br>0            | 0030 <sub>H</sub> | U,SV        | SV,SE,P0 | See Family Spec | See<br>Family<br>Spec |



### System Control Unit (SCU)

**Table 47** Register Overview - SCU (ascending Offset Address) (cont'd)

| <b>Short Name</b>      | Long Name                                | Offset                       | Access     | Mode     | Reset           | Page                  |
|------------------------|------------------------------------------|------------------------------|------------|----------|-----------------|-----------------------|
|                        |                                          | Address<br>0034 <sub>H</sub> | Read Write |          |                 | Number                |
| SCU_CCUCON1            | CCU Clock Control Register<br>1          |                              | U,SV       | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_FDR                | Fractional Divider Register              | 0038 <sub>H</sub>            | U,SV       | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_EXTCON             | External Clock Control<br>Register       | 003C <sub>H</sub>            | U,SV       | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_CCUCON2            | CCU Clock Control Register<br>2          | 0040 <sub>H</sub>            | U,SV       | SV,SE,P0 | System Reset    | 24                    |
| SCU_CCUCON3            | CCU Clock Control Register<br>3          | 0044 <sub>H</sub>            | U,SV       | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_CCUCON4            | CCU Clock Control Register<br>4          | 0048 <sub>H</sub>            | U,SV       | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_CCUCON5            | CCU Clock Control Register<br>5          | 004C <sub>H</sub>            | U,SV       | SV,SE,P0 | System Reset    | See<br>Family<br>Spec |
| SCU_RSTSTAT            | Reset Status Register                    | 0050 <sub>H</sub>            | U,SV       | BE       | See page 17     | 17                    |
|                        | Reserved (0004 <sub>H</sub> Byte)        | 0054 <sub>H</sub>            | BE         | BE       |                 |                       |
| SCU_RSTCON             | Reset Configuration<br>Register          | 0058 <sub>H</sub>            | U,SV       | SV,SE,P0 | See page 19     | 19                    |
| SCU_ARSTDIS            | Application Reset Disable<br>Register    | 005C <sub>H</sub>            | U,SV       | SV,E,P0  | PowerOn Reset   | 21                    |
| SCU_SWRSTCON           | Software Reset<br>Configuration Register | 0060 <sub>H</sub>            | U,SV       | SV,E,P0  | See Family Spec | See<br>Family<br>Spec |
| SCU_RSTCON2            | Additional Reset Control<br>Register     | 0064 <sub>H</sub>            | U,SV       | SV,E,P0  | See Family Spec | See<br>Family<br>Spec |
| SCU_RSTCON3            | Reset Configuration<br>Register 3        | 0068 <sub>H</sub>            | U,SV       | SV,E,P0  | See Family Spec | See<br>Family<br>Spec |
|                        | Reserved (0004 <sub>H</sub> Byte)        | 006C <sub>H</sub>            | BE         | BE       |                 |                       |
| SCU_ESRCFGx<br>(x=0-1) |                                          |                              | U,SV       | SV,E,P0  | System Reset    | See<br>Family<br>Spec |
| SCU_ESROCFG            | ESR Output Configuration<br>Register     | 0078 <sub>H</sub>            | U,SV       | SV,E,P0  | System Reset    | See<br>Family<br>Spec |



**Table 47** Register Overview - SCU (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                    | Offset            | Access     | Mode             | Reset                | Page                  |
|-------------------|----------------------------------------------|-------------------|------------|------------------|----------------------|-----------------------|
|                   |                                              | Address           | Read Write |                  |                      | Number                |
| SCU_SYSCON        | System Control Register                      | 007C <sub>H</sub> | U,SV       | U,SV,P0          | System Reset         | See<br>Family<br>Spec |
| SCU_CCUCON6       | CCU Clock Control Register<br>6              | 0080 <sub>H</sub> | U,SV       | SV,SE,P0         | System Reset         | See<br>Family<br>Spec |
| SCU_CCUCON7       | CCU Clock Control Register<br>7              | 0084 <sub>H</sub> | U,SV       | SV,SE,P0         | System Reset         | See<br>Family<br>Spec |
| SCU_CCUCON8       | CCU Clock Control Register<br>8              | 0088 <sub>H</sub> | U,SV       | SV,SE,P0         | System Reset         | See<br>Family<br>Spec |
|                   | Reserved (0004 <sub>H</sub> Byte)            | 0098 <sub>H</sub> | BE         | BE               |                      |                       |
| SCU_PDR           | ESR Pad Driver Mode<br>Register              | 009C <sub>H</sub> | U,SV       | SV,E,P0          | System Reset         | See<br>Family<br>Spec |
| SCU_IOCR          | Input/Output Control<br>Register             | 00A0 <sub>H</sub> | U,SV       | U,SV,P0          | System Reset         | See<br>Family<br>Spec |
| SCU_OUT           | ESR Output Register                          | 00A4 <sub>H</sub> | U,SV       | U,SV,P0          | System Reset         | See<br>Family<br>Spec |
| SCU_OMR           | ESR Output Modification<br>Register          | 00A8 <sub>H</sub> | U,SV       | U,SV,P0          | System Reset         | See<br>Family<br>Spec |
| SCU_IN            | ESR Input Register                           | 00AC <sub>H</sub> | U,SV       | BE               | System Reset         | See<br>Family<br>Spec |
|                   | Reserved (0004 <sub>H</sub> Byte)            | 00BC <sub>H</sub> | BE         | BE               |                      |                       |
| SCU_STSTAT        | Start-up Status Register                     | 00C0 <sub>H</sub> | U,SV       | BE               | PowerOn Reset        | See<br>Family<br>Spec |
| SCU_STCON         | Start-up Configuration<br>Register           | 00C4 <sub>H</sub> | U,SV       | ST,P0            | Application<br>Reset | See<br>Family<br>Spec |
| SCU_PMCSR0        | Power Management Control and Status Register | 00C8 <sub>H</sub> | U,SV       | SE,CE0,SV,<br>P0 | Application<br>Reset | See<br>Family<br>Spec |
| SCU_PMCSR1        | Power Management Control and Status Register | 00CC <sub>H</sub> | U,SV       | SE,CE1,SV,<br>P0 | Application<br>Reset | See<br>Family<br>Spec |



**Table 47** Register Overview - SCU (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                      | Offset            | Access | Mode             | Reset                 | Page                  |  |
|-------------------|------------------------------------------------|-------------------|--------|------------------|-----------------------|-----------------------|--|
|                   |                                                | Address           | Read   | Write            |                       | Numbe                 |  |
| SCU_PMCSR2        | Power Management Control and Status Register   | 00D0 <sub>H</sub> | U,SV   | SE,CE2,SV,<br>P0 | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_PMCSR3        | Power Management Control and Status Register   | 00D4 <sub>H</sub> | U,SV   | SE,CE3,SV,<br>P0 | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_PMCSR4        | Power Management Control and Status Register   | 00D8 <sub>H</sub> | U,SV   | SE,CE4,SV,<br>P0 | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_PMCSR5        | Power Management Control and Status Register   | 00DC <sub>H</sub> | U,SV   | SE,CE5,SV,<br>P0 | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_PMSTAT0       | Power Management Status<br>Register 0          | 00E4 <sub>H</sub> | U,SV   | BE               | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_PMSWCR1       | Standby and Wake-up<br>Control Register 1      | 00E8 <sub>H</sub> | U,SV   | SV,SE,P0         | Cold PowerOn<br>Reset | See<br>Family<br>Spec |  |
|                   | Reserved (0020 <sub>H</sub> Byte)              | 00F0 <sub>H</sub> | BE     | BE               |                       |                       |  |
| SCU_EMSR          | Emergency Stop Register                        | 00FC <sub>H</sub> | U,SV   | SV,SE,P0         | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_EMSSW         | Emergency Stop Software set and clear register | 0100 <sub>H</sub> | U,SV   | U,SV,P0          | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_DTSCSTAT      | Core Die Temperature<br>Sensor Status Register | 0104 <sub>H</sub> | U,SV   | BE               | Application<br>Reset  | See<br>Family<br>Spec |  |
| SCU_DTSCLIM       | Core Die Temperature<br>Sensor Limit Register  | 0108 <sub>H</sub> | U,SV   | U,SV,P           | Application<br>Reset  | See<br>Family<br>Spec |  |
|                   | Reserved (0060 <sub>H</sub> Byte)              | 0114 <sub>H</sub> | BE     | BE               |                       |                       |  |
| SCU_TRAPDIS1      | Trap Disable Register 1                        | 0120 <sub>H</sub> | U,SV   | SV,E,P0          | Application<br>Reset  | 22                    |  |
| SCU_TRAPSTAT      | Trap Status Register                           | 0124 <sub>H</sub> | U,SV   | BE               | System Reset          | See<br>Family<br>Spec |  |
| SCU_TRAPSET       | Trap Set Register                              | 0128 <sub>H</sub> | U,SV   | SV,E,P0          | System Reset          | See<br>Family<br>Spec |  |



**Table 47** Register Overview - SCU (ascending Offset Address) (cont'd)

| Short Name         | Long Name                               | Offset            | Access | Mode            | Reset                | Page                  |
|--------------------|-----------------------------------------|-------------------|--------|-----------------|----------------------|-----------------------|
|                    |                                         | Address           | Read   | Write           |                      | Number                |
| SCU_TRAPCLR        | Trap Clear Register                     | 012C <sub>H</sub> | U,SV   | U,SV,P0         | System Reset         | See<br>Family<br>Spec |
| SCU_TRAPDIS0       | Trap Disable Register 0                 | 0130 <sub>H</sub> | U,SV   | SV,E,P0         | Application<br>Reset | 23                    |
| SCU_LCLCON0        | LCL CPU0 and CPU2 Control<br>Register   | 0134 <sub>H</sub> | U,SV   | SV,SE,ST,P      | See page 11          | 11                    |
| SCU_LCLCON1        | LCL CPU1 and CPU3 Control<br>Register   | 0138 <sub>H</sub> | U,SV   | SV,SE,ST,P<br>0 | See page 11          | 11                    |
| SCU_LCLTEST        | LCL Test Register                       | 013C <sub>H</sub> | U,SV   | U,SV,P0         | System Reset         | 12                    |
| SCU_CHIPID         | Chip Identification Register            | 0140 <sub>H</sub> | U,SV   | ST,P0           | See Family Spec      | See<br>Family<br>Spec |
| SCU_MANID          | Manufacturer Identification<br>Register | 0144 <sub>H</sub> | U,SV   | BE              | System Reset         | See<br>Family<br>Spec |
| SCU_SWAPCTRL       | Address Map Control<br>Register         | 014C <sub>H</sub> | U,SV   | ST,P0           | System Reset         | See<br>Family<br>Spec |
|                    | Reserved (0060 <sub>H</sub> Byte)       | 0158 <sub>H</sub> | BE     | BE              |                      |                       |
|                    | Reserved (0060 <sub>H</sub> Byte)       | 015C <sub>H</sub> | BE     | BE              |                      |                       |
|                    | Reserved (0060 <sub>H</sub> Byte)       | 0160 <sub>H</sub> | BE     | BE              |                      |                       |
| SCU_LBISTCTRL<br>0 | Logic BIST Control 0<br>Register        | 0164 <sub>H</sub> | U,SV   | SV,SE,P0        | See Family Spec      | See<br>Family<br>Spec |
| SCU_LBISTCTRL<br>1 | Logic BIST Control 1<br>Register        | 0168 <sub>H</sub> | U,SV   | SV,SE,P0        | See Family Spec      | See<br>Family<br>Spec |
| SCU_LBISTCTRL<br>2 | Logic BIST Control 2<br>Register        | 016C <sub>H</sub> | U,SV   | SV,SE,P0        | See page 14          | 14                    |
| SCU_LBISTCTRL<br>3 | Logic BIST Control 3<br>Register        | 0170 <sub>H</sub> | U,SV   | BE              | See Family Spec      | See<br>Family<br>Spec |
|                    | Reserved (0020 <sub>H</sub> Byte)       | 0178 <sub>H</sub> | BE     | BE              |                      |                       |
| SCU_STMEM1         | Start-up Memory Register 1              | 0184 <sub>H</sub> | U,SV   | ST,P0           | PowerOn Reset        | See<br>Family<br>Spec |
| SCU_STMEM2         | Start-up Memory Register 2              | 0188 <sub>H</sub> | U,SV   | ST,P0           | System Reset         | See<br>Family<br>Spec |



**Table 47** Register Overview - SCU (ascending Offset Address) (cont'd)

| <b>Short Name</b>    | Long Name                                                       | Offset                     | Access     | Mode     | Reset                 | Page                  |
|----------------------|-----------------------------------------------------------------|----------------------------|------------|----------|-----------------------|-----------------------|
|                      |                                                                 | Address                    | Read Write |          |                       | Numbe                 |
| SCU_PDISC            | Pad Disable Control<br>Register                                 | 018C <sub>H</sub>          | U,SV       | SV,E,P0  | System Reset          | See<br>Family<br>Spec |
|                      | Reserved (0020 <sub>H</sub> Byte)                               | 0194 <sub>H</sub>          | BE         | BE       |                       |                       |
| SCU_PMTRCSR0         | Power Management<br>Transition Control and<br>Status Register 0 | 0198 <sub>H</sub>          | U,SV       | SV,SE,P0 | Cold PowerOn<br>Reset | See<br>Family<br>Spec |
| SCU_PMTRCSR1         | Power Management<br>Transition Control and<br>Status Register 1 | 019C <sub>H</sub>          | U,SV       | SV,SE,P0 | Cold PowerOn<br>Reset | See<br>Family<br>Spec |
| SCU_PMTRCSR2         | Power Management<br>Transition Control and<br>Status Register 2 | 01A0 <sub>H</sub>          | U,SV       | SV,SE,P0 | Cold PowerOn<br>Reset | See<br>Family<br>Spec |
| SCU_PMTRCSR3         | Power Management<br>Transition Control and<br>Status Register 3 | 01A4 <sub>H</sub>          | U,SV       | SV,SE,P0 | Cold PowerOn<br>Reset | See<br>Family<br>Spec |
| SCU_STMEM3           | Start-up Memory Register 3                                      | 01C0 <sub>H</sub>          | U,SV       | ST,P0    | Application<br>Reset  | See<br>Family<br>Spec |
| SCU_STMEM4           | Start-up Memory Register 4                                      | 01C4 <sub>H</sub>          | U,SV       | ST,P0    | Cold PowerOn<br>Reset | See<br>Family<br>Spec |
| SCU_STMEM5           | Start-up Memory Register 5                                      | 01C8 <sub>H</sub>          | U,SV       | ST,P0    | PowerOn Reset         | See<br>Family<br>Spec |
| SCU_STMEM6           | Start-up Memory Register 6                                      | 01CC <sub>H</sub>          | U,SV       | ST,P0    | System Reset          | See<br>Family<br>Spec |
| SCU_OVCENABL<br>E    | Overlay Enable Register                                         | 01E0 <sub>H</sub>          | U,SV       | SV,SE,P0 | Application<br>Reset  | 14                    |
| SCU_OVCCON           | Overlay Control Register                                        | 01E4 <sub>H</sub>          | U,SV       | SV,P0    | Application<br>Reset  | 15                    |
| SCU_EIFILT           | External Input Filter<br>Register                               | 020C <sub>H</sub>          | U,SV       | SE,SV,P0 | Application<br>Reset  | See<br>Family<br>Spec |
| SCU_EICRi<br>(i=0-3) | External Input Channel<br>Register i                            | 0210 <sub>H</sub> +i*<br>4 | U,SV       | SE,SV,P0 | Application<br>Reset  | See<br>Family<br>Spec |
| SCU_EIFR             | External Input Flag Register                                    | 0220 <sub>H</sub>          | U,SV       | BE       | Application<br>Reset  | See<br>Family<br>Spec |



**Table 47** Register Overview - SCU (ascending Offset Address) (cont'd)

| <b>Short Name</b>                              | Long Name                                         | Offset                      | Access | Mode                               | Reset                | Page                  |  |
|------------------------------------------------|---------------------------------------------------|-----------------------------|--------|------------------------------------|----------------------|-----------------------|--|
|                                                |                                                   | Address                     | Read   | Write                              |                      | Number                |  |
| SCU_FMR                                        | Flag Modification Register                        | 0224 <sub>H</sub>           | U,SV   | U,SV,P0                            | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_PDRR                                       | Pattern Detection Result<br>Register              | 0228 <sub>H</sub>           | U,SV   | BE                                 | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_IGCRj<br>(j=0-3)                           | Flag Gating Register j                            | 022C <sub>H</sub> +j*<br>4  | U,SV   | SE,SV,P0                           | Application<br>Reset | See<br>Family<br>Spec |  |
|                                                | Reserved (0030 <sub>H</sub> Byte)                 | 023C <sub>H</sub>           | BE     | BE                                 |                      |                       |  |
| SCU_WDTCPUyC<br>ON0<br>(y=0)<br>(y=1)<br>(y=2) | CPUy WDT Control Register<br>0                    | 024C <sub>H</sub> +y<br>*12 | U,SV   | U,SV,32,CP<br>Uy (y=CPU<br>number) | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_WDTCPUyC<br>ON1<br>(y=0)<br>(y=1)<br>(y=2) | CPUy WDT Control Register<br>1                    | 0250 <sub>H</sub> +y<br>*12 | U,SV   | SV,CEy,P0                          | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_WDTCPUyS<br>R<br>(y=0)<br>(y=1)<br>(y=2)   | CPUy WDT Status Register                          | 0254 <sub>H</sub> +y<br>*12 | U,SV   | BE                                 | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_EICON0                                     | ENDINIT Global Control<br>Register 0              | 029C <sub>H</sub>           | U,SV   | U,SV,32,P0                         | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_EICON1                                     | ENDINIT Global Control<br>Register 1              | 02A0 <sub>H</sub>           | U,SV   | SV,E,P0                            | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_EISR                                       | U_EISR ENDINIT Timeout Counter<br>Status Register |                             | U,SV   | BE                                 | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_WDTSCON0                                   | J_WDTSCON0 Safety WDT Control Register 0          |                             | U,SV   | U,SV,32,P1                         | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_WDTSCON1                                   | Safety WDT Control Register<br>1                  | 02AC <sub>H</sub>           | U,SV   | SV,SE,P1                           | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_WDTSSR                                     | Safety WDT Status Register                        | 02B0 <sub>H</sub>           | U,SV   | BE                                 | Application<br>Reset | See<br>Family<br>Spec |  |

# **AURIX™ TC35x**



**Table 47** Register Overview - SCU (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                 | Offset            | Access | Mode       | Reset                | Page                  |  |
|-------------------|-------------------------------------------|-------------------|--------|------------|----------------------|-----------------------|--|
|                   |                                           | Address           | Read   | Write      |                      | Number                |  |
| SCU_SEICON0       | Safety ENDINIT Control<br>Register 0      | 02B4 <sub>H</sub> | U,SV   | U,SV,32,P1 | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_SEICON1       | Safety ENDINIT Control<br>Register 1      | 02B8 <sub>H</sub> | U,SV   | SV,SE,P1   | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_SEISR         | Safety ENDINIT Timeout<br>Status Register | 02BC <sub>H</sub> | U,SV   | BE         | Application<br>Reset | See<br>Family<br>Spec |  |
|                   | Reserved (0440 <sub>H</sub> Byte)         | 02DC <sub>H</sub> | BE     | BE         |                      |                       |  |
| SCU_ACCEN11       | Access Enable Register 11                 | 03F0 <sub>H</sub> | U,SV   | SV,SE      | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_ACCEN10       | Access Enable Register 10                 | 03F4 <sub>H</sub> | U,SV   | SV,SE      | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_ACCEN01       | Access Enable Register 01                 | 03F8 <sub>H</sub> | U,SV   | SV,SE      | Application<br>Reset | See<br>Family<br>Spec |  |
| SCU_ACCEN00       | Access Enable Register 00                 | 03FC <sub>H</sub> | U,SV   | SV,SE      | Application<br>Reset | See<br>Family<br>Spec |  |
|                   | Reserved (0440 <sub>H</sub> Byte)         | 0400 <sub>H</sub> | BE     | BE         |                      |                       |  |



# 9.3 TC35x Specific Registers

## 9.3.1 SCU: Connections to FPI/BPI bus

#### **LCL CPU0 and CPU2 Control Register**

Provides control for CPU0and CPU2 Lockstep Comparator Logic blocks.

#### SCU\_LCLCON0

| LCL CP | U0 and | d CPU2 | Contro | ol Regi | ster |    | (0134 | 1 <sub>H</sub> ) |    |    |    | R  | eset Va | alue: T | able 48 |
|--------|--------|--------|--------|---------|------|----|-------|------------------|----|----|----|----|---------|---------|---------|
| 31     | 30     | 29     | 28     | 27      | 26   | 25 | 24    | 23               | 22 | 21 | 20 | 19 | 18      | 17      | 16      |
| LSEN0  |        | ı      | I      | I       | I    | ı  | •     | 0                | ı  | ı  | ı  | ı  | ı       | I       | LS0     |
| rw     |        | 1      |        |         |      | 1  |       | r                |    |    |    |    |         |         | rh      |
| 15     | 14     | 13     | 12     | 11      | 10   | 9  | 8     | 7                | 6  | 5  | 4  | 3  | 2       | 1       | 0       |
| 1      |        | 1      | ı      | ı       | ı    | 1  |       | 0                | 1  | 1  | 1  | 1  | 1       | ı       | 0       |
| rw     |        |        | 1      | 1       | 1    |    |       | r                | 1  |    |    |    | 1       | 1       | r       |

| Field | Bits                 | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LS0   | 16                   | rh   | Lockstep Mode Status This bit indicates whether CPU0 is currently running in lockstep monitor mode  0 <sub>B</sub> Not in lockstep mode  1 <sub>B</sub> Running in lockstep mode                                                                                                                                                                                                                                                                      |
| LSENO | 31                   | rw   | Lockstep Enable This bit may only be written by SSW during boot. Enable lockstep CPU monitoring for the associated processor core, CPU0. After cold reset, lockstep is enabled by default. The LSEN bit may be cleared during the boot to disable lockstep mode. SMU lockstep fault reporting should be disabled when lockstep is disabled.  0 <sub>B</sub> Lockstep is disabled  1 <sub>B</sub> Lockstep enabled (Default after Cold Power-On Reset) |
| 0     | 0,<br>14:1,<br>30:17 | r    | Reserved in this product Reserved                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1     | 15                   | rw   | Reserved in this product Reserved                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### Table 48 Reset Values of SCU\_LCLCON0

| Reset Type   | Reset Value            | Note |
|--------------|------------------------|------|
| Cold PowerOn | 8001 0000 <sub>H</sub> |      |
| Reset        |                        |      |

#### **LCL CPU1 and CPU3 Control Register**

Provides control for CPU1 and CPU3 Lockstep Comparator Logic blocks.



#### SCU\_LCLCON1

| LCL CP | U1 and | d CPU3 | Contr | ol Regi | ster |    | (0138 | 3 <sub>H</sub> ) |    |    |    | R  | eset Va | alue: T | able 49 |
|--------|--------|--------|-------|---------|------|----|-------|------------------|----|----|----|----|---------|---------|---------|
| 31     | 30     | 29     | 28    | 27      | 26   | 25 | 24    | 23               | 22 | 21 | 20 | 19 | 18      | 17      | 16      |
| LSEN1  |        | ı      | ı     | 1       | ı    | ı  | •     | 0                | I  | I  | I  | ı  | ı       | !       | LS1     |
| rw     |        | 1      | 1     |         | 1    | 1  | 1     | r                | I  |    |    | 1  | 1       |         | rh      |
| 15     | 14     | 13     | 12    | 11      | 10   | 9  | 8     | 7                | 6  | 5  | 4  | 3  | 2       | 1       | 0       |
| 1      |        | 1      | 1     | 1       | 1    | 1  | 1     | 0                | ı  | 1  | 1  | ı  | ı       |         | 0       |
| rw     |        | 1      | 1     | 1       | 1    | 1  | 1     | r                | 1  | I  | I  |    |         |         | r       |

| Field | Bits                 | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| LS1   | 16                   | rh   | Lockstep Mode Status This bit indicates whether CPU1 is currently running in lockstep monito mode  0 <sub>B</sub> Not in lockstep mode  1 <sub>B</sub> Running in lockstep mode                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| LSEN1 | 31                   | rw   | Lockstep Enable This bit may only be written by SSW during boot. Enable lockstep CPU monitoring for the associated processor core, CPU1.If the product has no lockstep capability for CPU1, then this enables only the PFLASH access monitoring for CPU1. After cold reset, lockstep is enabled by default. The LSEN bit may be cleared during the boot to disable lockstep mode. SMU lockstep fault reporting should be disabled when lockstep is disabled.  0 <sub>B</sub> Lockstep is disabled  1 <sub>B</sub> Lockstep enabled (Default after Cold Power-On Reset) |  |  |  |  |  |
| 0     | 0,<br>14:1,<br>30:17 | r    | Reserved in this product Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 1     | 15                   | rw   | Reserved in this product Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |

## Table 49 Reset Values of SCU\_LCLCON1

| Reset Type   | Reset Value            | Note |
|--------------|------------------------|------|
| Cold PowerOn | 8001 0000 <sub>H</sub> |      |
| Reset        |                        |      |

#### **LCL Test Register**

Provides the capability for software to inject a fault condition into the comparators of each Lockstep Comparator Logic block. The implementation should generate a single cycle fault each time the bit is written with '1'.



|    | CLTES<br>st Regi |    |    |    |    |    | (0130 | С <sub>н</sub> ) |    |    | System Reset Value: 0000 0000 <sub>H</sub> |    |            |            |            |  |
|----|------------------|----|----|----|----|----|-------|------------------|----|----|--------------------------------------------|----|------------|------------|------------|--|
| 31 | 30               | 29 | 28 | 27 | 26 | 25 | 24    | 23               | 22 | 21 | 20                                         | 19 | 18         | 17         | 16         |  |
| 0  |                  |    |    |    |    |    |       |                  |    | 0  | 0                                          | 0  | PLCLT<br>2 | PLCLT<br>1 | PLCLT<br>0 |  |
| L  | 1                |    |    | ı  | r  |    | 1     |                  |    | r  | r                                          | r  | W          | W          | W          |  |
| 15 | 14               | 13 | 12 | 11 | 10 | 9  | 8     | 7                | 6  | 5  | 4                                          | 3  | 2          | 1          | 0          |  |
| 0  |                  |    |    |    |    |    |       |                  | ı  | 0  | 0                                          | 0  | LCLT2      | LCLT1      | LCLT0      |  |
| r  |                  |    |    |    |    |    |       |                  |    | r  | r                                          | r  | W          | W          | W          |  |

| Field  | Bits  | Туре | Description                                         |
|--------|-------|------|-----------------------------------------------------|
| LCLT0  | 0     | W    | LCL0 Lockstep Test                                  |
|        |       |      | Fault injection for LCL0. Reads as zero.            |
|        |       |      | 0 <sub>B</sub> No action                            |
|        |       |      | 1 <sub>B</sub> Inject single fault in LCL0          |
| LCLT1  | 1     | W    | LCL1 Lockstep Test                                  |
|        |       |      | Fault injection for LCL1. Reads as zero.            |
|        |       |      | 0 <sub>B</sub> No action                            |
|        |       |      | 1 <sub>B</sub> Inject single fault in LCL1          |
| LCLT2  | 2     | w    | LCL2 Lockstep Test                                  |
|        |       |      | Fault injection for LCL2. Reads as zero.            |
|        |       |      | 0 <sub>B</sub> No action                            |
|        |       |      | 1 <sub>B</sub> Inject single fault in LCL2          |
| PLCLT0 | 16    | w    | PFI0 Lockstep Test                                  |
|        |       |      | Fault injection for PFI0 lockstep. Reads as zero.   |
|        |       |      | 0 <sub>B</sub> No action                            |
|        |       |      | 1 <sub>B</sub> Inject single fault in PFI0 lockstep |
| PLCLT1 | 17    | w    | PFI1 Lockstep Test                                  |
|        |       |      | Fault injection for PFI1 lockstep. Reads as zero.   |
|        |       |      | 0 <sub>B</sub> No action                            |
|        |       |      | 1 <sub>B</sub> Inject single fault in PFI1 lockstep |
| PLCLT2 | 18    | w    | PFI2 Lockstep Test                                  |
|        |       |      | Fault injection for PFI2 lockstep. Reads as zero.   |
|        |       |      | 0 <sub>B</sub> No action                            |
|        |       |      | 1 <sub>B</sub> Inject single fault in PFI2 lockstep |
| 0      | 3,    | r    | Reserved in this product                            |
|        | 4,    |      | will be read as 0 , should be written as 0          |
|        | 5,    |      |                                                     |
|        | 15:6, |      |                                                     |
|        | 19,   |      |                                                     |
|        | 20,   |      |                                                     |
|        | 21,   |      |                                                     |
|        | 31:22 |      |                                                     |



# **Logic BIST Control 2 Register**

# SCU\_LBISTCTRL2

| Logic E | BIST Co |        | Regist | ter |    |    | (0160 | C <sub>H</sub> ) | Reset Value |    |    | alue: T | e: Table 50 |    |    |
|---------|---------|--------|--------|-----|----|----|-------|------------------|-------------|----|----|---------|-------------|----|----|
| 31      | 30      | 29     | 28     | 27  | 26 | 25 | 24    | 23               | 22          | 21 | 20 | 19      | 18          | 17 | 16 |
|         | 0       |        |        |     |    |    |       |                  |             |    |    |         |             |    |    |
|         |         |        |        |     |    |    |       | r                |             |    |    | 1       |             |    |    |
| 15      | 14      | 13     | 12     | 11  | 10 | 9  | 8     | 7                | 6           | 5  | 4  | 3       | 2           | 1  | 0  |
|         |         | ,<br>) | ı      | ı   | ı  | ı  | ı     | LEN              | GTH         | ı  |    |         | ı           |    |    |
|         |         | r      | -      | ı   | -  | -  | -     | 1                | rv          | vh | -  | -       | 1           | -  | -  |

| Field  | Bits  | Туре | Description                                                                                                                                                                                               |
|--------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LENGTH | 11:0  | rwh  | LBIST Maximum Scan-Chain Length                                                                                                                                                                           |
|        |       |      | This field defines the number of shift-cycles for each LBIST scan-load. It will be automatically loaded with the product-specific value, stored in Flash config-sector during startup-software execution. |
| 0      | 31:12 | r    | Reserved                                                                                                                                                                                                  |
|        |       |      | Read as 0; should be written with 0.                                                                                                                                                                      |

## Table 50 Reset Values of SCU\_LBISTCTRL2

| Reset Type   | Reset Value            | Note |
|--------------|------------------------|------|
| System Reset | 0000 0000 <sub>H</sub> |      |
| CFS Value    | 0000 0040 <sub>H</sub> |      |

# **Overlay Enable Register**

# SCU\_OVCENABLE

| Overla | y Enab | le Regi | ister |    |        | (01E0 <sub>H</sub> ) |    |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |       |       |       |
|--------|--------|---------|-------|----|--------|----------------------|----|----|----|-------------------------------------------------|----|----|-------|-------|-------|
| 31     | 30     | 29      | 28    | 27 | 26     | 25                   | 24 | 23 | 22 | 21                                              | 20 | 19 | 18    | 17    | 16    |
|        | ı      | I       | I     | I  | I      | ı                    | 1  | 0  | ı  | I                                               | I  | ı  | 1     | I     | !     |
|        |        |         |       |    |        |                      |    | r  |    |                                                 |    |    |       |       |       |
| 15     | 14     | 13      | 12    | 11 | 10     | 9                    | 8  | 7  | 6  | 5                                               | 4  | 3  | 2     | 1     | 0     |
|        |        | 1       | 1     |    | )<br>) | 1                    |    | 1  |    | 0                                               | 0  | 0  | OVEN2 | OVEN1 | OVEN0 |
|        |        |         |       |    | r      |                      |    |    |    | rw                                              | rw | rw | rw    | rw    | rw    |

| Field | Bits | Туре | Description                                                                                                                                                                   |  |  |  |  |  |  |  |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| OVEN0 | 0    | rw   | Overlay Enable 0                                                                                                                                                              |  |  |  |  |  |  |  |
|       |      |      | <ul> <li>O<sub>B</sub> OVC is disabled on CPU0. All Overlay redirections are disabled regardless of the state of OVC0_RABRy.OVEN.</li> <li>OVC is enabled on CPU0.</li> </ul> |  |  |  |  |  |  |  |



| Field | Bits          | Туре | Description                                                                                                                                                                                               |
|-------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OVEN1 | 1             | rw   | Overlay Enable 1 (If product has CPU1)  OB OVC is disabled on CPU1. All Overlay redirections are disabled regardless of the state of OVC1_RABRy.OVEN.  1B OVC is enabled on CPU1.                         |
| OVEN2 | 2             | rw   | Overlay Enable 2 (If product has CPU2)  0 <sub>B</sub> OVC is disabled on CPU2. All Overlay redirections are disabled regardless of the state of OVC2_RABRy.OVEN.  1 <sub>B</sub> OVC is enabled on CPU2. |
| 0     | 3,<br>4,<br>5 | rw   | Reserved in this Product will be read as 0, should be written as 0                                                                                                                                        |
| 0     | 31:6          | r    | Reserved Read/write 0.                                                                                                                                                                                    |

# **Overlay Control Register**

# SCU\_OVCCON

| Overla | y Cont | rol Reg | gister |    |        | (01E4 <sub>H</sub> ) |            |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |             |       |            |
|--------|--------|---------|--------|----|--------|----------------------|------------|----|----|-------------------------------------------------|----|----|-------------|-------|------------|
| 31     | 30     | 29      | 28     | 27 | 26     | 25                   | 24         | 23 | 22 | 21                                              | 20 | 19 | 18          | 17    | 16         |
|        | I      | 1       | 0      | 1  | ı      | POVC<br>ONF          | OVCO<br>NF |    | I  | 0                                               | I  | ı  | DCINV<br>AL | OVSTP | OVSTR<br>T |
| L      |        |         | r      |    |        | W                    | rw         |    |    | r                                               |    |    | W           | W     | W          |
| 15     | 14     | 13      | 12     | 11 | 10     | 9                    | 8          | 7  | 6  | 5                                               | 4  | 3  | 2           | 1     | 0          |
|        | 1      | 1       | 1      | •  | )<br>) | 1                    | ı          |    | ı  | 0                                               | 0  | 0  | CSEL2       | CSEL1 | CSEL0      |
|        | •      | •       | *      |    | r      | •                    |            |    |    | r                                               | r  | r  | W           | W     | W          |

| Field | Bits | Туре | Description                                                                                                                                                                                                         |
|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSEL0 | 0    | w    | CPU Select 0 Return 0 if read.  0 <sub>B</sub> CPU0 not affected,  1 <sub>B</sub> Action selected by OVSTRT, OVSTP, DCINVAL bits, set by the same register write access, is applied to CPU0.                        |
| CSEL1 | 1    | w    | CPU Select 1 (If product has CPU1)  Return 0 if read.  0 <sub>B</sub> CPU1 not affected,  1 <sub>B</sub> Action selected by OVSTRT, OVSTP, DCINVAL bits, set by the same register write access, is applied to CPU1. |
| CSEL2 | 2    | w    | CPU Select 2 (If product has CPU2)  Return 0 if read.  0 <sub>B</sub> CPU2 not affected,  1 <sub>B</sub> Action selected by OVSTRT, OVSTP, DCINVAL bits, set by the same register write access, is applied to CPU2. |



| Field   | Bits                                       | Type | Description                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|---------|--------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| OVSTRT  | 16                                         | W    | Overlay Start  CPUs which are not selected are not affected.  No action is taken if OVSTP is also set.  Return 0 if read.  0 <sub>B</sub> No action  1 <sub>B</sub> For each CPU selected with CSEL, all the blocks selected with OVCx_OSEL will be activated. In the selected CPUs all the blocks deselected with OVCx_OSEL will be deactivated. |  |  |  |  |  |  |  |  |
| OVSTP   | 17                                         | W    | Overlay Stop  CPUs which are not selected are not affected  No action is taken if OVSTRT is also set.  Return 0 if read.  0 <sub>B</sub> No action  1 <sub>B</sub> For CPUs selected with CSEL, all the overlay blocks are deactivated.  OVCx_RABRy.OVEN bits are cleared.                                                                        |  |  |  |  |  |  |  |  |
| DCINVAL | 18                                         | w    | No function in devices without data cache in CPU. Data Cache is affected only in the CPUs selected with CSEL. Return 0 if read.  0 <sub>B</sub> No action 1 <sub>B</sub> Data Cache Lines in DMI are invalidated <sup>1)</sup>                                                                                                                    |  |  |  |  |  |  |  |  |
| OVCONF  | 24                                         | rw   | Overlay Configured Overlay configured status bit This bit may be used as handshake bit between a debug device (via JTAG interface and Cerberus) and CPU(s).  O <sub>B</sub> Overlay is not configured or it has been already started  1 <sub>B</sub> Overlay block control registers are configured and ready for overlay start                   |  |  |  |  |  |  |  |  |
| POVCONF | 25                                         | W    | Write Protection for OVCONF This bit enables OVCONF write during OVCCON write. Return 0 if read.  0 <sub>B</sub> OVCONF remains unchanged.  1 <sub>B</sub> OVCONF can be changed with write access to register OVCCON                                                                                                                             |  |  |  |  |  |  |  |  |
| 0       | 3,<br>4,<br>5,<br>15:6,<br>23:19,<br>31:26 | r    | Reserved in this Product Return 0 if read.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |

<sup>1)</sup> Dirty (modified) cache lines are not effected by this operation. If data cache contains modified data, it is not invalidated, and has to be written-back and invalidated by the user. Therefore, it is highly recommended to either: access overlaid data in read-only mode, or use only non-cached access.



# **Reset Status Register**

# ${\bf SCU\_RSTSTAT}$

|   | Reset | Status     | Regist      | er    |      |      |     | (0050 | ) <sub>H</sub> ) | Reset Value: Table 5 |      |     |     |     |      |           |
|---|-------|------------|-------------|-------|------|------|-----|-------|------------------|----------------------|------|-----|-----|-----|------|-----------|
|   | 31    | 30         | 29          | 28    | 27   | 26   | 25  | 24    | 23               | 22                   | 21   | 20  | 19  | 18  | 17   | 16        |
|   | 0     | LBTER<br>M | LBPO<br>RST | STBYR | нѕма | нѕмѕ | SWD | EVR33 | EVRC             | R22                  | R21  | СВЗ | CB1 | СВО | 0    | PORS<br>T |
| J | r     | rh         | rh          | rh    | rh   | rh   | rh  | rh    | rh               | rX                   | rX   | rh  | rh  | rh  | r    | rh        |
|   | 15    | 14         | 13          | 12    | 11   | 10   | 9   | 8     | 7                | 6                    | 5    | 4   | 3   | 2   | 1    | 0         |
|   |       | 1 1        | 0           | 1     | 1    | 0    | 0   | 0     | STM2             | STM1                 | STM0 | SW  | SMU | 0   | ESR1 | ESR0      |
|   |       |            | r           |       |      | r    | r   | r     | rh               | rh                   | rh   | rh  | rh  | r   | rh   | rh        |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                             |
|-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ESR0  | 0    | rh   | Reset Request Trigger Reset Status for ESR0  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                   |
| ESR1  | 1    | rh   | Reset Request Trigger Reset Status for ESR1  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                   |
| SMU   | 3    | rh   | Reset Request Trigger Reset Status for SMU (See SMU section for SMU trigger sources, including Watchdog Timers) $0_B$ The last reset was not requested by this reset trigger $1_B$ The last reset was requested by this reset trigger                                                                   |
| SW    | 4    | rh   | Reset Request Trigger Reset Status for SW  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                     |
| STM0  | 5    | rh   | Reset Request Trigger Reset Status for STM0 Compare Match  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                     |
| STM1  | 6    | rh   | Reset Request Trigger Reset Status for STM1 Compare Match (If Product has STM1)  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                               |
| STM2  | 7    | rh   | Reset Request Trigger Reset Status for STM2 Compare Match (If Product has STM2)  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                               |
| PORST | 16   | rh   | Reset Request Trigger Reset Status for PORST  This bit is also set if the bits CB0, CB1, and CB3 are set in parallel.  O <sub>B</sub> This reset trigger has not occurred since the last clear (by RSTCON2.CLRC)  1 <sub>B</sub> This reset trigger has occurred since the last clear (by RSTCON2.CLRC) |



| Field | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                        |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| СВ0   | 18   | rh   | Reset Request Trigger Reset Status for Cerberus System Reset  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                                             |
| CB1   | 19   | rh   | Reset Request Trigger Reset Status for Cerberus Debug Reset  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                                              |
| СВЗ   | 20   | rh   | Reset Request Trigger Reset Status for Cerberus Application Reset  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                                        |
| R21   | 21   | rX   | Reserved - 0 Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                  |
| R22   | 22   | rX   | Reserved - 0 Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                  |
| EVRC  | 23   | rh   | Reset Request Trigger Reset Status for EVRC  0 <sub>B</sub> This reset trigger has not occurred since the last clear (by RSTCON2.CLRC)  1 <sub>B</sub> This reset trigger has occurred since the last clear (by RSTCON2.CLRC)                                                                                                                      |
| EVR33 | 24   | rh   | Reset Request Trigger Reset Status for EVR33  0 <sub>B</sub> This reset trigger has not occurred since the last clear (by RSTCON2.CLRC)  1 <sub>B</sub> This reset trigger has occurred since the last clear (by RSTCON2.CLRC)                                                                                                                     |
| SWD   | 25   | rh   | Reset Request Trigger Reset Status for Supply Watchdog (SWD) The Supply Watchdog trigger is described in Power Management Controller "Supply Monitoring" chapter  0 <sub>B</sub> This reset trigger has not occurred since the last clear (by RSTCON2.CLRC)  1 <sub>B</sub> This reset trigger has occurred since the last clear (by RSTCON2.CLRC) |
| HSMS  | 26   | rh   | Reset Request Trigger Reset Status for HSM System Reset (HSM S)  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                                          |
| HSMA  | 27   | rh   | Reset Request Trigger Reset Status for HSM Application Reset (HSM A)  0 <sub>B</sub> The last reset was not requested by this reset trigger  1 <sub>B</sub> The last reset was requested by this reset trigger                                                                                                                                     |
| STBYR | 28   | rh   | Reset Request Trigger Reset Status for Standby Regulator Watchdog (STBYR)  O <sub>B</sub> This reset trigger has not occurred since the last clear (by RSTCON2.CLRC)  1 <sub>B</sub> This reset trigger has occurred since the last clear (by RSTCON2.CLRC)                                                                                        |



| Field   | Bits                                         | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|----------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LBPORST | 29                                           | rh   | LBIST termination due to PORST  This bitfield indicates if the LBIST was early terminated due to the occurrence of a Power On Reset. If the status of this bitfield is 0, the application must still check the LBTERM to check if the LBIST was terminated properly. This bitfield is cleared when the RSTCON2.CLRC is set.  O <sub>B</sub> LBIST was not terminated early due to a Power On Reset  1 <sub>B</sub> LBIST early termination due to the occurrence of Power On Reset |
| LBTERM  | 30                                           | rh   | LBIST was properly terminated This bitfield indicates if the LBIST was terminated properly. This bitfield is cleared when the RSTCON2.CLRC is set.  0 <sub>B</sub> LBIST was not terminated properly 1 <sub>B</sub> LBIST was terminated properly                                                                                                                                                                                                                                  |
| 0       | 2,<br>8,<br>9,<br>10,<br>15:11,<br>17,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# Table 51 Reset Values of SCU\_RSTSTAT

| Reset Type            | Reset Value            | Note                             |
|-----------------------|------------------------|----------------------------------|
| Cold PowerOn<br>Reset | 0XX1 0000 <sub>H</sub> | RSTSTAT                          |
| Cold PowerOn<br>Reset | 1001 0000 <sub>H</sub> | RSTSTAT (Triggered by LVD Reset) |

# **Reset Configuration Register**

#### SCU\_RSTCON

| Reset | Configu  | uration  | Regis    | ter |      |       | (005 | 8 <sub>H</sub> ) |     |    |    | Reset Value: Table 52 |      |    |    |
|-------|----------|----------|----------|-----|------|-------|------|------------------|-----|----|----|-----------------------|------|----|----|
| 31    | 30       | 29       | 28       | 27  | 26   | 25    | 24   | 23               | 22  | 21 | 20 | 19                    | 18   | 17 | 16 |
|       | !        |          | !        | •   | )    |       |      |                  |     | 0  |    | 0                     |      | 0  |    |
|       | <u>I</u> | <u> </u> | <u> </u> | r   | W    | 1     | 1    | 1                | 1   | r  | W  | r                     | W    | r  | W  |
| 15    | 14       | 13       | 12       | 11  | 10   | 9     | 8    | 7                | 6   | 5  | 4  | 3                     | 2    | 1  | 0  |
| ST    | STM2     |          | STM1     |     | STMO |       | sw   |                  | SMU |    | 0  |                       | ESR1 |    | RO |
| r     | rw rw rv |          | W        | rw  |      | rw rw |      | W                | rw  |    | rw |                       |      |    |    |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ESRO  | 1:0   | rw   | ESR0 Reset Request Trigger Reset Configuration  This bit field defines which reset is generated by a reset request trigger from ESR0 reset.  00 <sub>B</sub> No reset is generated for a trigger of ESR0  01 <sub>B</sub> A System Reset is generated for a trigger of ESR0 reset  10 <sub>B</sub> An Application Reset is generated for a trigger of ESR0 reset  11 <sub>B</sub> Reserved, do not use this combination                                     |
| ESR1  | 3:2   | rw   | ESR1 Reset Request Trigger Reset Configuration  This bit field defines which reset is generated by a reset request trigger from ESR1 reset.  O0 <sub>B</sub> No reset is generated for a trigger of ESR1  O1 <sub>B</sub> A System Reset is generated for a trigger of ESR1 reset  10 <sub>B</sub> An Application Reset is generated for a trigger of ESR1 reset  11 <sub>B</sub> Reserved, do not use this combination                                     |
| SMU   | 7:6   | rw   | SMU Reset Request Trigger Reset Configuration  This bit field defines which reset is generated by a reset request trigger from SMU reset.  Oo <sub>B</sub> No reset is generated for a trigger of SMU  Ool <sub>B</sub> A System Reset is generated for a trigger of SMU reset  To <sub>B</sub> An Application Reset is generated for a trigger of SMU reset  Reserved, do not use this combination                                                         |
| SW    | 9:8   | rw   | SW Reset Request Trigger Reset Configuration This bit field defines which reset is generated by a reset request trigger from software reset.  Oo <sub>B</sub> No reset is generated for a trigger of software reset  Oo <sub>B</sub> A System Reset is generated for a trigger of Software reset  An Application Reset is generated for a trigger of Software reset  Reserved, do not use this combination                                                  |
| STM0  | 11:10 | rw   | STM0 Reset Request Trigger Reset Configuration  This bit field defines which reset is generated by a reset request trigger from STM0 compare match reset.  OOB No reset is generated for an STM0 trigger  OOB A System Reset is generated for a trigger of STM0 reset  OOB AN Application Reset is generated for a trigger of STM0 reset  Reserved, do not use this combination                                                                             |
| STM1  | 13:12 | rw   | STM1 Reset Request Trigger Reset Configuration (If Product has STM1)  This bit field defines which reset is generated by a reset request trigger from STM1 compare match reset.  00 <sub>B</sub> No reset is generated for a trigger of STM1  01 <sub>B</sub> A System Reset is generated for a trigger of STM1 reset  10 <sub>B</sub> An Application Reset is generated for a trigger of STM1 reset  11 <sub>B</sub> Reserved, do not use this combination |



| Field | Bits                                        | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|---------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM2  | 15:14                                       | rw   | STM2 Reset Request Trigger Reset Configuration (If Product has STM2)  This bit field defines which reset is generated by a reset request trigger from STM2 compare match reset.  00 <sub>B</sub> No reset is generated for a trigger of STM2  01 <sub>B</sub> A System Reset is generated for a trigger of STM2 reset  10 <sub>B</sub> An Application Reset is generated for a trigger of STM2 reset  11 <sub>B</sub> Reserved, do not use this combination |
| 0     | 5:4,<br>17:16,<br>19:18,<br>21:20,<br>31:22 | rw   | Reserved Should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                                                          |

# Table 52 Reset Values of SCU\_RSTCON

| Reset Type    | Reset Value            | Note   |
|---------------|------------------------|--------|
| PowerOn Reset | 0000 0282 <sub>H</sub> | RSTCON |

# **Application Reset Disable Register**

#### SCU\_ARSTDIS

| _        | ation F |    | isable | Registe | er | (005C <sub>H</sub> ) |    |    |    | PowerOn Reset Value: 0000 0000 <sub>H</sub> |    |    |             |             |             |
|----------|---------|----|--------|---------|----|----------------------|----|----|----|---------------------------------------------|----|----|-------------|-------------|-------------|
| 31       | 30      | 29 | 28     | 27      | 26 | 25                   | 24 | 23 | 22 | 21                                          | 20 | 19 | 18          | 17          | 16          |
|          | l       | !  | !      | !       | !  | !                    |    | 0  |    |                                             | !  | ı  | ı           | ·           |             |
| <u> </u> | 1       | 1  | 1      | 1       | 1  |                      | 1  | r  | Ī  | Ī                                           |    | 1  |             | I           |             |
| 15       | 14      | 13 | 12     | 11      | 10 | 9                    | 8  | 7  | 6  | 5                                           | 4  | 3  | 2           | 1           | 0           |
|          |         | '  | '      | 0       | '  |                      | '  |    | 0  | 0                                           | 0  | 0  | STM2<br>DIS | STM1<br>DIS | STM0<br>DIS |
| 1        | 1       |    |        | r       |    | 1                    |    | r  | W  | rw                                          | rw | rw | rw          | rw          | rw          |

| Field           | Bits | Туре | Description                                                                                                                                            |
|-----------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM0DIS STM1DIS | 0    | rw   | STM0 Disable Reset This bit field defines if an Application Reset leads to an reset for the STM0.  O <sub>B</sub> An Application Reset resets the STM0 |
|                 |      |      | 1 <sub>B</sub> An Application Reset has no effect for the STM0                                                                                         |
| STM1DIS         | 1    | rw   | <b>STM1 Disable Reset</b> This bit field defines if an Application Reset leads to an reset for the STM1.                                               |
|                 |      |      | <ul> <li>0<sub>B</sub> An Application Reset resets the STM1</li> <li>1<sub>B</sub> An Application Reset has no effect for the STM1</li> </ul>          |



| Field   | Bits                  | Туре | Description                                                                                                                                                                                                            |
|---------|-----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM2DIS | 2                     | rw   | STM2 Disable Reset This bit field defines if an Application Reset leads to an reset for the STM2.  O <sub>B</sub> An Application Reset resets the STM2  1 <sub>B</sub> An Application Reset has no effect for the STM2 |
| 0       | 3,<br>4,<br>5,<br>7:6 | rw   | Reserved Should be written with 0.                                                                                                                                                                                     |
| 0       | 31:8                  | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                          |

# Trap Disable Register 1

#### SCU TRAPDIS1

| Trap D | isable |    | er 1 |    |        |    | (012 | ) <sub>H</sub> ) |    | Ар | plication | on Res | et Valu | e: 000 | ) FFFF <sub>H</sub> |
|--------|--------|----|------|----|--------|----|------|------------------|----|----|-----------|--------|---------|--------|---------------------|
| 31     | 30     | 29 | 28   | 27 | 26     | 25 | 24   | 23               | 22 | 21 | 20        | 19     | 18      | 17     | 16                  |
|        |        |    |      |    |        |    |      |                  |    |    |           |        |         |        |                     |
|        | 1      | 1  | I    | I  | I      | I  | 1    | r                | 1  |    | I         | I      | I       | 1      |                     |
| 15     | 14     | 13 | 12   | 11 | 10     | 9  | 8    | 7                | 6  | 5  | 4         | 3      | 2       | 1      | 0                   |
|        | 1      |    |      |    | CPU5xT |    |      | 1                |    |    |           | СРИ4хТ |         |        |                     |
|        |        | r  |      |    | r      | W  | r    |                  |    |    |           | rw     |         |        |                     |

| Field  | Bits  | Туре | Description                                 |
|--------|-------|------|---------------------------------------------|
| CPU4xT | 3:0   | rw   | Reserved in this product                    |
| CPU5xT | 11:8  | rw   | Reserved in this product                    |
| 1      | 7:4,  | r    | Reserved                                    |
|        | 15:12 |      | Must only be written with one. Read as one. |
| 0      | 31:16 | r    | Reserved                                    |
|        |       |      | Read as zero                                |



# Trap Disable Register 0

| SCU | _TRAPDIS0 |
|-----|-----------|

| _  | Disable |          | er 0 |    |                |      | (0130         | ) <sub>H</sub> ) |    | Ap       | plicati | ion Res | et Valu        | e: FFFF | FFFF <sub>H</sub> |
|----|---------|----------|------|----|----------------|------|---------------|------------------|----|----------|---------|---------|----------------|---------|-------------------|
| 31 | 30      | 29       | 28   | 27 | 26             | 25   | 24            | 23               | 22 | 21       | 20      | 19      | 18             | 17      | 16                |
|    |         | 1        |      |    | CPU            | J3xT | _             |                  |    | 1        |         |         | CPU2T<br>RAP2T |         | CPU2E<br>SR0T     |
|    |         | r        |      |    | r              | W    |               |                  |    | r        |         | rw      | rw             | rw      | rw                |
| 15 | 14      | 13       | 12   | 11 | 10             | 9    | 8             | 7                | 6  | 5        | 4       | 3       | 2              | 1       | 0                 |
|    | 1       | <b>1</b> | 1    |    | CPU1T<br>RAP2T |      | CPU1E<br>SR0T |                  |    | <b>1</b> | 1       |         | CPU0T<br>RAP2T |         | CPU0E<br>SR0T     |
|    | *       | r        | +    | rw | rw             | rw   | rw            |                  |    | r        |         | rw      | rw             | rw      | rw                |

| Field      | Bits | Type | Description                                                         |
|------------|------|------|---------------------------------------------------------------------|
| CPU0ESR0T  | 0    | rw   | Disable Trap Request ESR0T on CPU0                                  |
|            |      |      | 0 <sub>B</sub> A CPU0 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU0ESR1T  | 1    | rw   | Disable Trap Request ESR1T on CPU0                                  |
|            |      |      | 0 <sub>B</sub> A CPU0 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU0TRAP2T | 2    | rw   | Disable Trap Request TRAP2T on CPU0                                 |
|            |      |      | 0 <sub>B</sub> A CPU0 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU0SMUT   | 3    | rw   | Disable Trap Request SMUT on CPU0                                   |
|            |      |      | 0 <sub>B</sub> A CPU0 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU1ESR0T  | 8    | rw   | Disable Trap Request ESR0T on CPU1 (If product has CPU1)            |
|            |      |      | 0 <sub>B</sub> A CPU1 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU1ESR1T  | 9    | rw   | Disable Trap Request ESR1T on CPU1 (If product has CPU1)            |
|            |      |      | 0 <sub>B</sub> A CPU1 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU1TRAP2T | 10   | rw   | Disable Trap Request TRAP2T on CPU1 (If product has CPU1)           |
|            |      |      | 0 <sub>B</sub> A CPU1 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU1SMUT   | 11   | rw   | Disable Trap Request SMUT on CPU1 (If product has CPU1)             |
|            |      |      | 0 <sub>B</sub> A CPU1 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU2ESR0T  | 16   | rw   | Disable Trap Request ESR0T on CPU2 (If product has CPU2)            |
|            |      |      | 0 <sub>B</sub> A CPU2 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |
| CPU2ESR1T  | 17   | rw   | Disable Trap Request ESR1T on CPU2 (If product has CPU2)            |
|            |      |      | 0 <sub>B</sub> A CPU2 trap request can be generated for this source |
|            |      |      | 1 <sub>B</sub> No trap request can be generated for this source     |



| Field      | Bits                              | Туре | Description                                                                                                                                                                                     |
|------------|-----------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU2TRAP2T | 18                                | rw   | Disable Trap Request TRAP2T on CPU2 (If product has CPU2)  0 <sub>B</sub> A CPU2 trap request can be generated for this source  1 <sub>B</sub> No trap request can be generated for this source |
| CPU2SMUT   | 19                                | rw   | Disable Trap Request SMUT on CPU2 (If product has CPU2)  0 <sub>B</sub> A CPU2 trap request can be generated for this source  1 <sub>B</sub> No trap request can be generated for this source   |
| CPU3xT     | 27:24                             | rw   | Reserved in this product                                                                                                                                                                        |
| 1          | 7:4,<br>15:12,<br>23:20,<br>31:28 | r    | Reserved Must only be written with one. Read as one.                                                                                                                                            |

# CCU Clock Control Register 2

| SCU_CCUCON2 |  |
|-------------|--|
|-------------|--|

| CCU Cl |          | nz<br>ontrol R               | egiste | r <b>2</b> |                    |               | (0040 | ) <sub>H</sub> ) |     |    | Syste | m Res | et Valu | e: 0700 | 0101 <sub>H</sub> |
|--------|----------|------------------------------|--------|------------|--------------------|---------------|-------|------------------|-----|----|-------|-------|---------|---------|-------------------|
| 31     | 30       | 29                           | 28     | 27         | 26                 | 25            | 24    | 23               | 22  | 21 | 20    | 19    | 18      | 17      | 16                |
| LCK    |          |                              | )      |            | HSPD<br>MPER<br>ON | ERAYP<br>ERON | 1     |                  |     |    |       | 0     |         |         |                   |
| rh     |          | r                            | N      |            | rw                 | rw            | rw    | I.               | II. | I. | r     | W     |         |         |                   |
| 15     | 14       | 13                           | 12     | 11         | 10                 | 9             | 8     | 7                | 6   | 5  | 4     | 3     | 2       | 1       | 0                 |
|        | <b>D</b> | CLKSELASCLI<br>NS ASCLINSDIV |        | NSDIV      |                    |               |       | 0                | 1   |    | ASCLI | NFDIV |         |         |                   |
| r      | W        | 'n                           | N      |            | r                  | W             |       | ı                | r   | W  |       | ı     | r       | W       |                   |



| Field      | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ASCLINFDIV | 3:0  | rw   | ASCLIN Fast Divider Reload Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|            |      |      | The resulting ASCLIN frequency is configured to $f_{\rm ASCLINF} = f_{\rm source2} / ASCLINFDIV$ for the allowed configurations. For ASCLINFDIV = $0000_{\rm B}$ the clock is shut off. $f_{\rm source2}$ could be configured either to $f_{\rm PLL2}$ (CLKSEL = $01_{\rm B}$ ) or $f_{\rm BACK}$ (CLKSEL = $00_{\rm B}$ ) $0_{\rm H}$ $f_{\rm ASCLINF}$ is stopped $1_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 2$ $2_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 3$ $4_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 4$ $5_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 5$ $6_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 6$ $7_{\rm H}$ Reserved, do not use this combination $8_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 8$ $9_{\rm H}$ Reserved, do not use this combination $A_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 10$ $B_{\rm H}$ Reserved, do not use this combination $C_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2} / 12$ $D_{\rm H}$ Reserved, do not use this combination $E_{\rm H}$ Reserved, do not use this combination                                                                                                                                                                                                             |  |  |  |  |
|            |      |      | $F_{\rm H}$ $f_{\rm ASCLINF} = f_{\rm source2}/15$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| ASCLINSDIV | 11:8 | rw   | ASCLIN Slow Divider Reload Value  The resulting ASCLIN frequency is configured to $f_{\rm ASCLINSI} = f_{\rm source1} / ASCLINSDIV$ for the allowed configurations. For ASCLINSDIV = $0000_{\rm B}$ the clock is shut off. $f_{\rm source1}$ could be configured either to $f_{\rm PLL1}$ (CLKSEL = $01_{\rm B}$ ) or $f_{\rm BACK}$ (CLKSEL = $00_{\rm B}$ ) $0_{\rm H}$ $f_{\rm ASCLINSI}$ is stopped $1_{\rm H}$ $f_{\rm ASCLINSI}$ is stopped $1_{\rm H}$ $f_{\rm ASCLINSI}$ is $f_{\rm source1} / 2$ $3_{\rm H}$ $f_{\rm ASCLINSI}$ is $f_{\rm source1} / 3$ $4_{\rm H}$ $f_{\rm ASCLINSI}$ is $f_{\rm source1} / 4$ $5_{\rm H}$ $f_{\rm ASCLINSI}$ is $f_{\rm source1} / 6$ $7_{\rm H}$ Reserved, do not use this combination $8_{\rm H}$ $f_{\rm ASCLINSI}$ is $f_{\rm source1} / 8$ $9_{\rm H}$ Reserved, do not use this combination $A_{\rm H}$ $f_{\rm ASCLINSI}$ is $f_{\rm source1} / 10$ $B_{\rm H}$ Reserved, do not use this combination $C_{\rm H}$ $f_{\rm ASCLINSI}$ is $f_{\rm source1} / 12$ $D_{\rm H}$ Reserved, do not use this combination $E_{\rm H}$ Reserved, do not use this combination |  |  |  |  |



| Field             | Bits                    | Туре | Description                                                                                                                                                                                                                                                                                                                                      |
|-------------------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKSELASCLI<br>NS | 13:12                   | rw   | Clock Selection for ASCLINS This bit field defines the clock source that is used for the clock generation of $f_{\rm ASCLINS}$ .                                                                                                                                                                                                                 |
|                   |                         |      | Note: For switching between two non-zero configurations the following sequence has to be applied: First step is to switch to 00 <sub>B</sub> . Second step is to switch to the new target configuration.                                                                                                                                         |
|                   |                         |      | $00_{\rm B}$ $f_{\rm ASCLINS}$ clock is stopped $01_{\rm B}$ $f_{\rm ASCLINS}$ is used as clock $f_{\rm ASCLINS}$                                                                                                                                                                                                                                |
|                   |                         |      | $10_{\rm B}$ $f_{\rm OSCO}$ is used as clock $f_{\rm ASCLINS}$<br>$11_{\rm B}$ Reserved, do not use this combination                                                                                                                                                                                                                             |
| ERAYPERON         | 25                      | rw   | Power Safe SwitchOff for ERAY Clock                                                                                                                                                                                                                                                                                                              |
|                   |                         |      | This bit is used to control the ERAY peripheral clock $f_{\text{ERAY}}$ for power saving purposes if the logic is not used by the application. $0_{\text{B}}$ $f_{\text{ERAY}}$ is stopped $1_{\text{B}}$ $f_{\text{ERAY}} = f_{\text{source}1}/2$                                                                                               |
| HSPDMPERO         | 26                      | rw   | Power Safe SwitchOff for HSPDM Clocks                                                                                                                                                                                                                                                                                                            |
| N                 |                         |      | This bit is used to control the HSPDM peripheral clocks $f_{\rm HSPDM\_320}$ and $f_{\rm HSPDM\_160}$ for power saving purposes if the logic is not used by the application. $0_{\rm B}  f_{\rm HSPDM\_320}$ is stopped; $f_{\rm HSPDM\_160}$ is stopped $1_{\rm B}  f_{\rm HSPDM\_320} = f_{\rm src1}$ ; $f_{\rm HSPDM\_160} = f_{\rm source1}$ |
| LCK               | 31                      | rh   | Lock Status  This bit indicates if the register can be updated with a new value or if the register is locked and a write action from the bus side has no effect.                                                                                                                                                                                 |
|                   |                         |      | Note: The lock bit is set when at least one bit field is changed, and released when this change is executed.                                                                                                                                                                                                                                     |
|                   |                         |      | O <sub>B</sub> The register is unlocked and can be updated                                                                                                                                                                                                                                                                                       |
|                   |                         |      | 1 <sub>B</sub> The register is locked and can not be updated                                                                                                                                                                                                                                                                                     |
| 0                 | 7:4,<br>23:14,<br>30:27 | rw   | Reserved Should be written with 0.                                                                                                                                                                                                                                                                                                               |
| 1                 | 24                      | rw   | Reserved Can be written either 0/1, not connected to HW.                                                                                                                                                                                                                                                                                         |

# 9.4 Connectivity

Table 53 Connections of SCU

| Interface Signals   | conn | ects            | Description                             |  |  |
|---------------------|------|-----------------|-----------------------------------------|--|--|
| SCU:CBS_ENDINIT_DIS | from | CBS:ocds_oc(3)  | Watchdog ENDINIT disable from Cerberus  |  |  |
| SCU:CBS_WDT_SUSP    | from | CBS:ocds_wdtsus | Watchdog suspend from Cerberus          |  |  |
| SCU:EMGSTOP_PORT_A  | from | SMU:FSPSCU      | Emergency stop Port Pin A input request |  |  |



**Table 53** Connections of SCU (cont'd)

| Interface Signals  | conn | ects                  | Description                                                        |  |  |  |
|--------------------|------|-----------------------|--------------------------------------------------------------------|--|--|--|
| SCU:EMGSTOP_PORT_B | from | P21.2:IN              | Emergency stop Port Pin B input request                            |  |  |  |
| SCU:ESR0_PORT_IN   | from | TC35x:ESR0            | ESR0 Port Pin input - can be used to trigger a reset or an NMI     |  |  |  |
| SCU:ESR1_PORT_IN   | from | TC35x:ESR1            | ESR1 Port Pin input - can be used to trigger a reset or an NMI     |  |  |  |
| SCU:E_IOUT(0)      | to   | RIF0:RAMP1C           | ERU IOUTn output (MSB is IOUT7 and LSB is                          |  |  |  |
|                    |      | EVADC:G0REQTRH        | IOUT0)                                                             |  |  |  |
| SCU:E_IOUT(1)      | to   | RIF1:RAMP1C           | ERU IOUTn output (MSB is IOUT7 and LSB is                          |  |  |  |
|                    |      | EVADC:G1REQTRH        | IOUT0)                                                             |  |  |  |
| SCU:E_IOUT(3:2)    | to   | CAN0:ttc_ectt(4:3)    | ERU IOUTn output (MSB is IOUT7 and LSB is IOUT0)                   |  |  |  |
| SCU:E_IOUT(4)      | to   | CAN0:ttc_ltrc_trig(4) | ERU IOUTn output (MSB is IOUT7 and LSB is IOUT0)                   |  |  |  |
| SCU:E_PDOUT(0)     | to   | CCU60:CTRAPD          | ERU PDOUTn output (MSB is PDOUT7 and LSE                           |  |  |  |
|                    |      | CCU60:T12HRH          | is PDOUT0)                                                         |  |  |  |
|                    |      | EVADC:G0REQGTM        |                                                                    |  |  |  |
| SCU:E_PDOUT(1)     | to   | CCU61:CTRAPD          | ERU PDOUTn output (MSB is PDOUT7 and LSE                           |  |  |  |
|                    |      | CCU61:T12HRH          | is PDOUT0)                                                         |  |  |  |
|                    |      | EVADC:G1REQGTM        |                                                                    |  |  |  |
| SCU:E_PDOUT(3:0)   | to   | ERAY0:STPWT(3:0)      | ERU PDOUTn output (MSB is PDOUT7 and LSI is PDOUT0)                |  |  |  |
| SCU:E_PDOUT(4)     | to   | CCU60:CC62IND         | ERU PDOUTn output (MSB is PDOUT7 and LSE                           |  |  |  |
|                    |      | GPT120:T3INC          | is PDOUT0)                                                         |  |  |  |
| SCU:E_PDOUT(5)     | to   | CCU61:CC62IND         | ERU PDOUTn output (MSB is PDOUT7 and LSE is PDOUT0)                |  |  |  |
| SCU:E_PDOUT(6)     | to   | GPT120:CAPINB         | ERU PDOUTn output (MSB is PDOUT7 and LSE is PDOUT0)                |  |  |  |
| SCU:E_REQ0(0)      | from | P15.4:IN              | ERU Channel 0 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |
| SCU:E_REQ0(1)      | from | CCU60:COUT60          | ERU Channel 0 input X; x=0-5, where 0 is inpu A and 5 is input F.  |  |  |  |
| SCU:E_REQ0(2)      | from | P10.7:IN              | ERU Channel 0 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |
| SCU:E_REQ1(0)      | from | P14.3:IN              | ERU Channel 1 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |
| SCU:E_REQ1(1)      | from | CCU61:COUT60          | ERU Channel 1 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |
| SCU:E_REQ1(2)      | from | P10.8:IN              | ERU Channel 1 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |
| SCU:E_REQ1(3)      | from | STM0:STMIR(0)         | ERU Channel 1 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |



**Table 53** Connections of SCU (cont'd)

| Interface Signals   | conn | ects          | Description                                                        |  |  |  |  |
|---------------------|------|---------------|--------------------------------------------------------------------|--|--|--|--|
| SCU:E_REQ2(0)       | from | P10.2:IN      | ERU Channel 2 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ2(1)       | from | P02.1:IN      | ERU Channel 2 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ2(2)       | from | P00.4:IN      | ERU Channel 2 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ2(3)       | from | ERAY0:MT      | ERU Channel 2 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ3(0)       | from | P10.3:IN      | ERU Channel 3 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ3(1)       | from | P14.1:IN      | ERU Channel 3 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ3(2)       | from | P02.0:IN      | ERU Channel 3 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ3(3)       | from | STM1:STMIR(0) | ERU Channel 3 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ4(0)       | from | P33.7:IN      | ERU Channel 4 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ4(2)       | from | GPT120:T3OUT  | ERU Channel 4 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ4(3)       | from | P15.5:IN      | ERU Channel 4 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ5(0)       | from | P15.8:IN      | ERU Channel 5 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ5(2)       | from | GPT120:T6OUT  | ERU Channel 5 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ5(3)       | from | STM2:STMIR(0) | ERU Channel 5 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ6(0)       | from | P20.0:IN      | ERU Channel 6 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ6(1)       | from | TC35x:ESR0    | ERU Channel 6 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ6(3)       | from | P11.10:IN     | ERU Channel 6 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ7(0)       | from | P20.9:IN      | ERU Channel 7 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ7(1)       | from | TC35x:ESR1    | ERU Channel 7 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:E_REQ7(2)       | from | P15.1:IN      | ERU Channel 7 input X; x=0-5, where 0 is input A and 5 is input F. |  |  |  |  |
| SCU:RST_REQ_STM(10) | from | HSM:SYSRST    | Reset request from STMn (MSB is STM5 and LSB is STM0)              |  |  |  |  |



**Table 53** Connections of SCU (cont'd)

| Interface Signals   | conne | ects                                | Description                                           |
|---------------------|-------|-------------------------------------|-------------------------------------------------------|
| SCU:RST_REQ_STM(11) | from  | HSM:APPRST                          | Reset request from STMn (MSB is STM5 and LSB is STM0) |
| SCU:SMU_EMGSTP_REQ  | from  | SMU:EMERGENCYSTOPR<br>EQ            | Emergency stop request from SMU                       |
| SCU:SMU_TRAP_REQ    | from  | SMU:NMIREQ                          | TRAP request from the SMU                             |
| SCU:TRAP_CPU(0)     | to    | cpu_pfi_pfrwb_0:tc162p<br>_nmi_trap | TRAP output to CPUn (MSB is CPU5 and LSB is CPU0)     |
| SCU:TRAP_CPU(1)     | to    | cpu_pfi_pfrwb_1:tc162p<br>_nmi_trap | TRAP output to CPUn (MSB is CPU5 and LSB is CPU0)     |
| SCU:TRAP_CPU(2)     | to    | cpu_2:tc162p_nmi_trap               | TRAP output to CPUn (MSB is CPU5 and LSB is CPU0)     |
| SCU:ERU_INT(3:0)    | to    | INT:scu.ERU_INT(3:0)                | SCU ERU Service Request x                             |

#### 9.5 Revision History

The following table contains the revision history of the SCU that is relevant for the TC35x device. For a complete revision history please address the family user manual.

This section only includes entries, respective to the Clock System, that are related to register updates. For a complete Clock System revision history please address the family user manual.

**Table 54** Revision History

|                    | Revision History                                                                                                                             |         |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Reference          | Change to Previous Version                                                                                                                   | Comment |
| V2.1.21            |                                                                                                                                              |         |
|                    | Revision History entries up to V2.1.20 removed.                                                                                              |         |
| Page 1             | Updated MISR signature values for LBISTCTRL3, for Config A and Config B.                                                                     |         |
| Page 26            | Connectivity information updated.                                                                                                            |         |
| V2.1.22            |                                                                                                                                              |         |
|                    | Revision History entries up to V2.1.22 removed.                                                                                              |         |
| Page 17            | Cold PORST reset value changed from 1xx10000 to 0xx10000 in RSTSTAT register.                                                                |         |
| Page 17            | Additional cold_power_on_reset value "LVD Reset" added to RSTSTAT register.                                                                  |         |
| Page 11            | LBISTCTRL0: System Reset value set to "Internal". Added note to CFS Value in reset table: "Value installed after System and Power-On Reset." |         |
| Page 11            | LCLCON0 and LCLCON1: Cold PORST reset table values updated/corrected.                                                                        |         |
| V2.1.23            |                                                                                                                                              |         |
|                    | Revision History entries up to V2.1.21 removed.                                                                                              |         |
|                    | Typo "Value" corrected in Revision History V2.1.22.                                                                                          |         |
| Page 1             | LBISTCTRL register configuration corrected.                                                                                                  |         |
| Page 3,<br>Page 11 | LBISTCTRL0 removed from specific registers, see Family Spec instead.                                                                         |         |

# **AURIX™ TC35x**



## System Control Unit (SCU)

# **Table 54** Revision History (cont'd)

| Reference | Change to Previous Version                   | Comment  |
|-----------|----------------------------------------------|----------|
| V2.1.24   |                                              | <u>'</u> |
| Page 11   | Updated Cold PowerOn Reset Value of LCLCONx. |          |
| V2.1.25   |                                              |          |
| -         | No functional changes.                       |          |
| V2.1.26   |                                              | ·        |
| -         | No functional changes.                       |          |
| V2.1.27   |                                              | ·        |
|           | No functional changes.                       |          |

# AURIX™ TC35x



#### **Clocking System**

# 10 Clocking System

Device specific information about the clocking system is contained in the SCU chapter as both modules share a common bus interface.



# 11 Power Management System (PMS)

This chapter describes the Power Management System (PMS) Module of the TC35x.

# 11.1 TC35x Specific IP Configuration

Table 55 TC35x specific configuration of PMS

| Parameter                          | PMS                   |
|------------------------------------|-----------------------|
| CFS value for the PMSWCR4 register | 02000020 <sub>H</sub> |



# 11.2 TC35x Specific Register Set

The PMS related SCU registers are specified in the SCU section of this appendix.

Table 56 Register Address Space - PMS

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| (PMS)  | F0240000 <sub>H</sub> | F0241FFF <sub>H</sub> |                     |
| PMS    | F0248000 <sub>H</sub> | F02481FF <sub>H</sub> | FPI slave interface |

Table 57 Register Overview - PMS (ascending Offset Address)

| <b>Short Name</b>   | Long Name                                 | Offset            | Access | Mode    | Reset                | Page                  |  |
|---------------------|-------------------------------------------|-------------------|--------|---------|----------------------|-----------------------|--|
|                     |                                           | Address           | Read   | Write   |                      | Number                |  |
| PMS_ID              | Identification Register                   | 0008 <sub>H</sub> | U,SV   | BE      | Application<br>Reset | See<br>Family<br>Spec |  |
| PMS_EVRSTAT         | EVR Status Register                       | 002C <sub>H</sub> | U,SV   | BE      | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRADCSTA<br>T  | EVR Primary ADC Status<br>Register        | 0034 <sub>H</sub> | U,SV   | BE      | LVD Reset            | See<br>Family<br>Spec |  |
| PMS_EVRRSTCO<br>N   | EVR Reset Control Register                | 003C <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRRSTSTA<br>T  | EVR Reset Status Register                 | 0044 <sub>H</sub> | U,SV   | BE      | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRTRIM         | EVR Trim Control Register                 | 004C <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRTRIMST<br>AT | EVR Trim Status Register                  | 0050 <sub>H</sub> | U,SV   | BE      | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRMONST<br>AT1 | EVR Secondary ADC Status<br>Register 1    | 0060 <sub>H</sub> | U,SV   | BE      | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRMONST<br>AT2 | EVR Secondary ADC Status<br>Register 2    | 0064 <sub>H</sub> | U,SV   | BE      | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRMONCT<br>RL  | EVR Secondary Monitor<br>Control Register | 0068 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec      | See<br>Family<br>Spec |  |
| PMS_EVRMONFIL<br>T  | EVR Secondary Monitor<br>Filter Register  | 0070 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec      | See<br>Family<br>Spec |  |



**Table 57** Register Overview - PMS (ascending Offset Address) (cont'd)

| Short Name         | Long Name                                          | Offset            | Access Mode |         | Reset           | Page                  |
|--------------------|----------------------------------------------------|-------------------|-------------|---------|-----------------|-----------------------|
|                    |                                                    | Address           | Read        | Write   |                 | Numbe                 |
| PMS_PMSIEN         | PMS Interrupt Enable<br>Register                   | 0074 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRUVMON       | EVR Secondary Under-<br>voltage Monitor Register   | 0078 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVROVMON       | EVR Secondary Over-<br>voltage Monitor Register    | 007C <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRUVMON<br>2  | EVR Secondary Under-<br>voltage Monitor Register 2 | 0080 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVROVMON<br>2  | EVR Secondary Over-<br>voltage Monitor Register 2  | 0084 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_HSMUVMO<br>N   | EVR Primary HSM Under-<br>voltage Monitor Register | 0088 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_HSMOVMO<br>N   | EVR Primary HSM Over-<br>voltage Monitor Register  | 008C <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVR33CON       | EVR33 Control Register                             | 0090 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVROSCCT<br>RL | EVR Oscillator Control<br>Register                 | 00A0 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_PMSWCR0        | Standby and Wake-up<br>Control Register 0          | 00B4 <sub>H</sub> | U,SV        | SV,SE,P | LVD Reset       | See<br>Family<br>Spec |
| PMS_PMSWCR2        | Standby and Wake-up<br>Control Register 2          | 00B8 <sub>H</sub> | U,SV        | SV,SE,P | LVD Reset       | See<br>Family<br>Spec |
| PMS_PMSWCR3        | Standby and Wake-up<br>Control Register 3          | 00C0 <sub>H</sub> | U,SV        | SV,SE,P | LVD Reset       | See<br>Family<br>Spec |
| PMS_PMSWCR4        | Standby and Wake-up<br>Control Register 4          | 00C4 <sub>H</sub> | U,SV        | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_PMSWCR5        | Standby and Wake-up<br>Control Register 5          | 00C8 <sub>H</sub> | U,SV        | SV,SE,P | LVD Reset       | See<br>Family<br>Spec |



 Table 57
 Register Overview - PMS (ascending Offset Address) (cont'd)

| <b>Short Name</b>   | Long Name                                    | Offset            | Access | Mode    | Reset           | Page                  |
|---------------------|----------------------------------------------|-------------------|--------|---------|-----------------|-----------------------|
|                     |                                              | Address           | Read   | Write   |                 | Number                |
| PMS_PMSWSTAT        | Standby and Wake-up<br>Status Register       | 00D4 <sub>H</sub> | U,SV   | BE      | LVD Reset       | See<br>Family<br>Spec |
| PMS_PMSWSTAT 2      | Standby and Wake-up<br>Status Register 2     | 00D8 <sub>H</sub> | U,SV   | BE      | LVD Reset       | See<br>Family<br>Spec |
| PMS_PMSWUTC<br>NT   | Standby WUT Counter<br>Register              | 00DC <sub>H</sub> | U,SV   | BE      | LVD Reset       | See<br>Family<br>Spec |
| PMS_PMSWSTAT<br>CLR | Standby and Wake-up<br>Status Clear Register | 00E8 <sub>H</sub> | U,SV   | SV,SE,P | LVD Reset       | See<br>Family<br>Spec |
| PMS_EVRSDSTAT       | EVR SD Status Register 0                     | 00FC <sub>H</sub> | U,SV   | BE      | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>0  | EVRC SD Control Register 0                   | 0108 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>1  | EVRC SD Control Register 1                   | 010C <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>2  | EVRC SD Control Register 2                   | 0110 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL       | EVRC SD Control Register 3                   | 0114 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>4  | EVRC SD Control Register 4                   | 0118 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>5  | EVRC SD Control Register 5                   | 011C <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>6  | EVRC SD Control Register 6                   | 0120 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>7  | EVRC SD Control Register 7                   | 0124 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>8  | EVRC SD Control Register 8                   | 0128 <sub>H</sub> | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |



 Table 57
 Register Overview - PMS (ascending Offset Address) (cont'd)

| Short Name                    | Long Name                         | Offset                     | Access | Mode    | Reset           | Page                  |
|-------------------------------|-----------------------------------|----------------------------|--------|---------|-----------------|-----------------------|
|                               |                                   | Address                    | Read   | Write   |                 | Number                |
| PMS_EVRSDCTRL<br>9            | EVRC SD Control Register 9        | 012C <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>10           | EVRC SD Control Register 10       | 0130 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCTRL<br>11           | EVRC SD Control Register 11       | 0134 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF0           | EVRC SD Coefficient<br>Register 0 | 0148 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF1           | EVRC SD Coefficient<br>Register 1 | 014C <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF2           | EVRC SD Coefficient<br>Register 2 | 0150 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF3           | EVRC SD Coefficient<br>Register 3 | 0154 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF4           | EVRC SD Coefficient<br>Register 4 | 0158 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF5           | EVRC SD Coefficient<br>Register 5 | 015C <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF6           | EVRC SD Coefficient<br>Register 6 | 0160 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF7           | EVRC SD Coefficient<br>Register 7 | 0164 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF8           | EVRC SD Coefficient<br>Register 8 | 0168 <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_EVRSDCOE<br>FF9           | EVRC SD Coefficient<br>Register 9 | 016C <sub>H</sub>          | U,SV   | SV,SE,P | See Family Spec | See<br>Family<br>Spec |
| PMS_AG2i_STDB<br>Y<br>(i=0-1) | Alarm Status Register             | 0188 <sub>H</sub> +i*<br>4 | U,SV   | SV,SE,P | LVD Reset       | See<br>Family<br>Spec |



 Table 57
 Register Overview - PMS (ascending Offset Address) (cont'd)

| Short Name                       | Long Name                                 | Offset                     | Access | Mode     | Reset                | Page                  |
|----------------------------------|-------------------------------------------|----------------------------|--------|----------|----------------------|-----------------------|
|                                  |                                           | Address                    | Read   | Write    |                      | Number                |
| PMS_MONBISTS<br>TAT              | SMU_stdby BIST Status<br>Register         | 0190 <sub>H</sub>          | U,SV   | BE       | See Family Spec      | See<br>Family<br>Spec |
| PMS_MONBISTC<br>TRL              | SMU_stdby BIST Control<br>Register        | 0198 <sub>H</sub>          | U,SV   | SV,SE,P  | See Family Spec      | See<br>Family<br>Spec |
| PMS_CMD_STDB<br>Y                | SMU_stdby Command<br>Register             | 019C <sub>H</sub>          | U,SV   | SV,SE,P  | See Family Spec      | See<br>Family<br>Spec |
| PMS_AG2iFSP_S<br>TDBY<br>(i=0-1) | SMU_stdby FSP<br>Configuration Register   | 01A4 <sub>H</sub> +i*<br>4 | U,SV   | SV,SE,P  | See Family Spec      | See<br>Family<br>Spec |
| PMS_DTSSTAT                      | Die Temperature Sensor<br>Status Register | 01C0 <sub>H</sub>          | U,SV   | BE       | See Family Spec      | See<br>Family<br>Spec |
| PMS_DTSLIM                       | Die Temperature Sensor<br>Limit Register  | 01C8 <sub>H</sub>          | U,SV   | U,SV,P   | See Family Spec      | See<br>Family<br>Spec |
| PMS_OTSS                         | OCDS Trigger Set Select<br>Register       | 01E0 <sub>H</sub>          | U,SV   | U,SV,P   | See Family Spec      | See<br>Family<br>Spec |
| PMS_OTSC0                        | OCDS Trigger Set Control 0<br>Register    | 01E4 <sub>H</sub>          | U,SV   | U,SV,P   | See Family Spec      | See<br>Family<br>Spec |
| PMS_OTSC1                        | OCDS Trigger Set Control 1<br>Register    | 01E8 <sub>H</sub>          | U,SV   | U,SV,P   | See Family Spec      | See<br>Family<br>Spec |
| PMS_ACCEN1                       | Access Enable Register 1                  | 01F8 <sub>H</sub>          | U,SV   | SV,SE,32 | Application<br>Reset | See<br>Family<br>Spec |
| PMS_ACCEN0                       | Access Enable Register 0                  | 01FC <sub>H</sub>          | U,SV   | SV,SE,32 | Application<br>Reset | See<br>Family<br>Spec |

# 11.3 TC35x Specific Registers

No deviations from the Family Spec



# 11.4 Connectivity

Table 58 Connections of PMS

| Interface Signals | conn | ects                               | Description                                 |
|-------------------|------|------------------------------------|---------------------------------------------|
| PMS:DCDCSYNCO     | to   | P32.4:HWOUT(0)                     | DC-DC synchronization output                |
|                   |      | P32.2:ALT(6)                       |                                             |
|                   |      | P32.4:ALT(2)                       |                                             |
| PMS:ESR0PORST     | to   | TC35x:ESR0                         | ESR0 control output during PORST activation |
| PMS:ESR0WKP       | from | TC35x:ESR0                         | ESR0 pin input                              |
| PMS:ESR1WKP       | from | TC35x:ESR1                         | ESR1 pin input                              |
| PMS:HWCFG1IN      | from | TC35x:P14.5                        | HWCFG1 pin input                            |
| PMS:HWCFG2IN      | from | TC35x:P14.2                        | HWCFG2 pin input                            |
| PMS:HWCFG4IN      | from | TC35x:P10.5                        | HWCFG4 pin input                            |
| PMS:HWCFG5IN      | from | TC35x:P10.6                        | HWCFG5 pin input                            |
| PMS:HWCFG6IN      | from | TC35x:P14.4                        | HWCFG6 pin input                            |
| PMS:PINAWKP       | from | TC35x:P14.1                        | PINA ( P14.1) pin input                     |
| PMS:PINBWKP       | from | TC35x:P33.12                       | PINB (P33.12) pin input                     |
| PMS:PORSTIN       | from | TC35x:PORST                        | PORST pin input                             |
| PMS:PORSTOUT      | to   | TC35x:PORST                        | PORST pin output                            |
| PMS:TESTMODEIN    | from | TC35x:P20.2                        | TESTMODE pin input                          |
| PMS:VDDMLVL       | to   | converter_0:converter_l<br>ow_supp | VDDM monitor signal to Converter            |
| PMS:VGATE1N       | to   | TC35x:CTRL1V3N                     | DCDC N ch. MOSFET gate driver output        |
|                   |      | TC35x:CTRL1V3N                     |                                             |
| PMS:VGATE1P       | to   | TC35x:CTRL1V3P                     | DCDC P ch. MOSFET gate driver output        |
|                   |      | TC35x:CTRL1V3P                     |                                             |

# 11.5 Revision History

#### Table 59 Revision History

| Reference | Change to Previous Version                           | Comment                                        |
|-----------|------------------------------------------------------|------------------------------------------------|
| V2.2.28   |                                                      | "                                              |
| _         | No changes.                                          |                                                |
| V2.2.29   |                                                      |                                                |
| _         | No functional changes.                               |                                                |
| V2.2.30   |                                                      | ,                                              |
| Page 2    | Register "PMS_EVR33CON" now visible to the customer. |                                                |
| V2.2.31   |                                                      | ,                                              |
| _         | No functional changes.                               |                                                |
| V2.2.32   |                                                      | <u>,                                      </u> |
| _         | No functional changes.                               |                                                |

# **AURIX™ TC35x**



## **Power Management System (PMS)**

# **Table 59** Revision History (cont'd)

| Reference | Change to Previous Version | Comment  |
|-----------|----------------------------|----------|
| V2.2.33   |                            |          |
| _         | No functional changes.     |          |
| V2.2.34   |                            | <u> </u> |
| _         | No functional changes.     |          |



Power Management System for Low-End (PMSLE)

# 12 Power Management System for Low-End (PMSLE)

This device doesn't contain a PMSLE module.



## 13 Memory Test Unit (MTU)

For the generic description of the Memory Test Unit (MTU) and the SRAM Support Hardware (SSH), please refer to the platform chapter.

### 13.1 TC35x Specific IP Configuration

There is no device specific IP configuration. MTU+SSH is generic across all derivates in the platforms. Only the SSH instances vary.

### 13.2 Handling of Large DSPR SRAMs

On this device, the CPU0 and CPU1 have large DSPR SRAMs. Therefore, there are two SSHs to support these SRAMs. These are named as CPUxDMEM and CPUxDMEM1 (x=0,1).

Logically, these 2 SSHs behave as separate SSHs, with their own MEMTEST\_EN bits, Alarms to the SMU, error status flags etc. However special handling is required to enter test mode for these SSHs.

When running a Non-Destructive-test, only one of the DMEM SSHs shall be enabled at a time. This is because the ECC encoder and decoder are shared between the two SSHs.

However, as long as destructive tests or SSH register accesses are to be performed, then both SSHs can be enabled together.

Please note that when one of the DMEM SSH is enabled, the complete DSPR+DCACHE is unavailable for functional access. This is due to internal interleaving of the logical address space.

Although the DCACHE is also split equally between the two SRAMs, the entire cache has to be mapped at once to the system address map. Hence only a single bit is provided in the MTU\_MEMMAP register for the entire DMEM.

The partial-erase (i.e. erasing the Cache area; refer the family spec) is triggered separately when each MEMTEST\_EN bit is set.

The MEMMAP bit triggers the partial erase in both SSHs at the same time.

If both the SSHs are enabled / disabled at the same time, the software should check either the bits in the MTU\_MEMSTAT register, or ensure that the EN bits for both the SSHs are set / cleared in the MEMTEST registers to ensure that the partial-erase has completed.



# 13.3 TC35x Specific Register Set

# **Register Address Space Table**

Table 60 Register Address Space - MTU

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| MTU    | F0060000 <sub>H</sub> | F006FFFF <sub>H</sub> | FPI slave interface |

### **Register Overview Table**

Table 61 Register Overview - MTU (ascending Offset Address)

| Short Name                      | Long Name                             | Offset                                    | Access M | 1ode      | Reset                |                       |  |  |  |  |  |
|---------------------------------|---------------------------------------|-------------------------------------------|----------|-----------|----------------------|-----------------------|--|--|--|--|--|
|                                 |                                       | Address                                   | Read     | Write     |                      | Number                |  |  |  |  |  |
| MTU_CLC                         | Clock Control Register                | 0000 <sub>H</sub>                         | U,SV     | SV,E,P    | Application<br>Reset | See<br>Family<br>Spec |  |  |  |  |  |
| MTU_ID                          | Identification Register               | 0008 <sub>H</sub>                         | U,SV     | BE        | Application<br>Reset | See<br>Family<br>Spec |  |  |  |  |  |
| MTU_MEMTESTi<br>(i=0-2)         | Memory MBIST Enable<br>Register i     | 0010 <sub>H</sub> +i*                     | U,SV     | SV,SE,P   | Application<br>Reset | 3                     |  |  |  |  |  |
| MTU_MEMMAP                      | Memory Mapping Enable<br>Register     | 001C <sub>H</sub>                         | U,SV     | SV,SE,P   | Application<br>Reset | 9                     |  |  |  |  |  |
| MTU_MEMSTATi<br>(i=0-2)         | Memory Status Register i              | 0038 <sub>H</sub> +i*                     | U,SV     | BE        | Application<br>Reset | 12                    |  |  |  |  |  |
| MTU_MEMDONEi<br>(i=0-2)         | Memory Test Done Status<br>Register i | 0050 <sub>H</sub> +i*                     | U,SV     | BE        | Application<br>Reset | 16                    |  |  |  |  |  |
| MTU_MEMFDAi<br>(i=0-2)          | Memory Test FDA Status<br>Register i  | 0060 <sub>H</sub> +i*                     | U,SV     | BE        | Application<br>Reset | 21                    |  |  |  |  |  |
| MTU_ACCEN1                      | Access Enable Register 1              | 00F8 <sub>H</sub>                         | U,SV     | BE        | Application<br>Reset | See<br>Family<br>Spec |  |  |  |  |  |
| MTU_ACCEN0                      | Access Enable Register 0              | 00FC <sub>H</sub>                         | U,SV     | SV,SE     | Application<br>Reset | See<br>Family<br>Spec |  |  |  |  |  |
| MTU_MCi_CONFI<br>G0<br>(i=0-95) | Configuration Registers               | 1000 <sub>H</sub> +i*<br>100 <sub>H</sub> | U,SV,16  | U,SV,P,16 | Application<br>Reset | See<br>Family<br>Spec |  |  |  |  |  |
| MTU_MCi_CONFI<br>G1<br>(i=0-95) | Configuration Register 1              | 1002 <sub>H</sub> +i*<br>100 <sub>H</sub> | U,SV,16  | U,SV,P,16 | Application<br>Reset | See<br>Family<br>Spec |  |  |  |  |  |



Table 61 Register Overview - MTU (ascending Offset Address) (cont'd)

| <b>Short Name</b>                      | Long Name                               | Offset                                             | Access M | lode       | Reset                | Page                  |  |
|----------------------------------------|-----------------------------------------|----------------------------------------------------|----------|------------|----------------------|-----------------------|--|
|                                        |                                         | Address                                            | Read     | Write      |                      | Number                |  |
| MTU_MCi_MCON<br>TROL<br>(i=0-95)       | MBIST Control Register                  | 1004 <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | SV,SE,P,16 | Application<br>Reset | See<br>Family<br>Spec |  |
| MTU_MCi_MSTA<br>TUS<br>(i=0-95)        | Status Register                         | 1006 <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | BE         | Application<br>Reset | See<br>Family<br>Spec |  |
| MTU_MCi_RANG<br>E<br>(i=0-95)          | Range Register, single address mode     | 1008 <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | U,SV,P,16  | Application<br>Reset | See<br>Family<br>Spec |  |
| MTU_MCi_REVID<br>(i=0-95)              | Revision ID Register                    | 100C <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | BE         | Application<br>Reset | See<br>Family<br>Spec |  |
| MTU_MCi_ECCS<br>(i=0-95)               | ECC Safety Register                     | 100E <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | SV,SE,P,16 | Application<br>Reset | See<br>Family<br>Spec |  |
| MTU_MCi_ECCD<br>(i=0-95)               | Memory ECC Detection<br>Register        | 1010 <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | SV,P,16    | See Family Spec      | See<br>Family<br>Spec |  |
| MTU_MCi_ETRRx<br>(i=0-95;x=0-4)        | Error Tracking Register x               | 1012 <sub>H</sub> +i*<br>100 <sub>H</sub> +x*<br>2 | U,SV,16  | BE         | PowerOn Reset        | See<br>Family<br>Spec |  |
| MTU_MCi_RDBFL<br>y<br>(i=0-95;y=0-66)  | Read Data and Bit Flip<br>Register y    | 1060 <sub>H</sub> +i*<br>100 <sub>H</sub> +y*<br>2 | U,SV,16  | U,SV,P,16  | Application<br>Reset | See<br>Family<br>Spec |  |
| MTU_MCi_ALMS<br>RCS<br>(i=0-95)        | Alarm Sources<br>Configuration Register | 10EE <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | SV,SE,P,16 | Application<br>Reset | See<br>Family<br>Spec |  |
| MTU_MCi_FAULT<br>STS<br>(i=0-95)       | SSH Safety Faults Status<br>Register    | 10F0 <sub>H</sub> +i*<br>100 <sub>H</sub>          | U,SV,16  | SV,SE,P,16 | PowerOn Reset        | See<br>Family<br>Spec |  |
| MTU_MCi_ERRIN<br>FOx<br>(i=0-95;x=0-4) | Error Information Register x            | 10F2 <sub>H</sub> +i*<br>100 <sub>H</sub> +x*<br>2 | U,SV,16  | BE         | PowerOn Reset        | See<br>Family<br>Spec |  |

# 13.4 TC35x Specific Registers

# 13.4.1 MEMTEST Implementation

#### Memory MBIST Enable Register i

The memory test register MEMTEST holds CPU configurable select bits for the various SSH instances. See the product specific appendix for mapping of memory controller numbers.



| MTU_MEMTESTi (i=0) | ١ |
|--------------------|---|
|--------------------|---|

| Memory MBIST Enable Register i (0010 <sub>H</sub> +i*4) |              |                      |       |             |       |                      |             |             |       | Ар          | plication            | on Res      | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---------------------------------------------------------|--------------|----------------------|-------|-------------|-------|----------------------|-------------|-------------|-------|-------------|----------------------|-------------|---------|---------|-------------------|
| 31                                                      | 30           | 29                   | 28    | 27          | 26    | 25                   | 24          | 23          | 22    | 21          | 20                   | 19          | 18      | 17      | 16                |
| LMU1<br>0_EN                                            | LMU0<br>0_EN | RES29                | RES28 | RES27       | RES26 | RES25                | RES24       | RES23       | RES22 | RES21       | RES20                | RES19       | RES18   | RES17   | RES16             |
| rwh                                                     | rwh          | r                    | r     | r           | r     | r                    | r           | r           | r     | r           | r                    | r           | r       | r       | r                 |
| 15                                                      | 14           | 13                   | 12    | 11          | 10    | 9                    | 8           | 7           | 6     | 5           | 4                    | 3           | 2       | 1       | 0                 |
|                                                         | _EN          | CPU2_<br>PTAG_<br>EN |       | DTAG_<br>EN |       | DLMU<br>_STBY<br>_EN | PTAG_<br>EN | PMEM<br>_EN |       | DMEM<br>_EN | DLMU<br>_STBY<br>_EN | PTAG_<br>EN |         | _       | DMEM<br>_EN       |
| r                                                       | rwh          | rwh                  | rwh   | rwh         | rwh   | rwh                  | rwh         | rwh         | rwh   | rwh         | rwh                  | rwh         | rwh     | rwh     | rwh               |

| Field                 | Bits | Туре | Description                                                                                                            |
|-----------------------|------|------|------------------------------------------------------------------------------------------------------------------------|
| CPU0_DMEM_<br>EN      | 0    | rwh  | CPU0 DMEM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| RESx (x=15-<br>29)    | х    | r    | Reserved Reserved. Shall be written with zero.                                                                         |
| CPU0_DTAG_<br>EN      | 1    | rwh  | CPU0 DTAG SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU0_PMEM_<br>EN      | 2    | rwh  | CPU0 PMEM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU0_PTAG_<br>EN      | 3    | rwh  | CPU0 PTAG SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU0_DLMU_<br>STBY_EN | 4    | rwh  | CPU0 STANDBY DLMU SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled |
| CPU1_DMEM_<br>EN      | 5    | rwh  | CPU1 DMEM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU1_DTAG_<br>EN      | 6    | rwh  | CPU1 DTAG SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU1_PMEM_<br>EN      | 7    | rwh  | CPU1 PMEM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU1_PTAG_<br>EN      | 8    | rwh  | CPU1 PTAG SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |



| Field                 | Bits | Туре | Description                                                                                                            |
|-----------------------|------|------|------------------------------------------------------------------------------------------------------------------------|
| CPU1_DLMU_<br>STBY_EN | 9    | rwh  | CPU1 STANDBY DLMU SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled |
| CPU2_DMEM_<br>EN      | 10   | rwh  | CPU2 DMEM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU2_DTAG_<br>EN      | 11   | rwh  | CPU2 DTAG SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU2_PMEM_<br>EN      | 12   | rwh  | CPU2 PMEM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU2_PTAG_<br>EN      | 13   | rwh  | CPU2 PTAG SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| CPU2_DLMU_<br>EN      | 14   | rwh  | CPU2 DLMU memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled  |
| LMU00_EN              | 30   | rwh  | LMU00 SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled             |
| LMU10_EN              | 31   | rwh  | LMU10 SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled             |

# MTU\_MEMTESTi (i=1)

| Memoi         | ry MBIS       | ST Enal      | le Reg       | ister i     |       | (            | 0010 <sub>H</sub> - | +i*4) |       | Ар   | plication | on Res                | et Valu               | e: 0000 | 0000 <sub>H</sub> |
|---------------|---------------|--------------|--------------|-------------|-------|--------------|---------------------|-------|-------|------|-----------|-----------------------|-----------------------|---------|-------------------|
| 31            | 30            | 29           | 28           | 27          | 26    | 25           | 24                  | 23    | 22    | 21   | 20        | 19                    | 18                    | 17      | 16                |
| MCAN<br>20_EN | MCAN<br>10_EN | RES29        | RES28        | RES27       | RES26 | RES25        | RES24               | RES23 | RES22 |      |           |                       |                       |         |                   |
| rwh           | rwh           | r            | r            | r           | r     | r            | r                   | r     | r     | r    | rwh       | rwh                   | rwh                   | rwh     | rwh               |
| 15            | 14            | 13           | 12           | 11          | 10    | 9            | 8                   | 7     | 6     | 5    | 4         | 3                     | 2                     | 1       | 0                 |
| RES15         | RES14         | EMEM<br>1_EN | EMEM<br>O_EN | MCDS<br>_EN | RES10 | SADM<br>A_EN | R8                  | RES7  | RES6  | RES5 | RES4      | CPU1_<br>DMEM<br>1_EN | CPU0_<br>DMEM<br>1_EN | RES1    | RES0              |
| r             | r             | rwh          | rwh          | rwh         | r     | rwh          | rwh                 | r     | r     | r    | r         | rwh                   | rwh                   | r       | r                 |

| Field                     | Bits | Туре | Description                           |
|---------------------------|------|------|---------------------------------------|
| RESx (x=0-                | х    | r    | Reserved                              |
| 1,4-7,10,14-<br>15,21-29) |      |      | Reserved. Shall be written with zero. |
| 15,21-29)                 |      |      |                                       |



| Field              | Bits | Туре | Description                                                                                                                     |
|--------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------|
| CPU0_DMEM1<br>_EN  | 2    | rwh  | CPU0 DMEM1 SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled <sup>1)</sup> . |
| CPU1_DMEM1<br>_EN  | 3    | rwh  | CPU1 DMEM1 SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled <sup>2)</sup> . |
| R8                 | 8    | rwh  | Reserved - Res Reserved. Not used in this product. Shall be written with zero.                                                  |
| SADMA_EN           | 9    | rwh  | Safety DMA SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled                 |
| MCDS_EN            | 11   | rwh  | MCDS memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled                |
| EMEMO_EN           | 12   | rwh  | EMEMO SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled                      |
| EMEM1_EN           | 13   | rwh  | EMEM1 SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled                      |
| EMEM_XTM_E<br>N    | 16   | rwh  | EMEM XTM memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled            |
| SPU_BUFFER<br>0_EN | 17   | rwh  | SPU BUFFERO SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled                |
| SPU_BUFFER<br>1_EN | 18   | rwh  | SPU BUFFER1 SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled                |
| SPU_CONFIGO<br>_EN | 19   | rwh  | SPU CONFIGO memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| SPU_CONFIG1<br>_EN | 20   | rwh  | SPU CONFIG1 memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| MCAN10_EN          | 30   | rwh  | MCAN10 memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled              |
| MCAN20_EN          | 31   | rwh  | MCAN20 memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled              |

<sup>1)</sup> Please refer to separate section related to handling of the large DMEM on this device.

<sup>2)</sup> Please refer to separate section related to handling of the large DMEM on this device.



| MTU_MEMTESTi (i=2) |
|--------------------|
|--------------------|

| Memory MBIST Enable Register i (0010 <sub>H</sub> +i*4) |                              |     |     |     |     |     |     |      |                      | Ар                   | plication                    | on Res | et Valu              | e: 0000 | 0000 <sub>H</sub> |
|---------------------------------------------------------|------------------------------|-----|-----|-----|-----|-----|-----|------|----------------------|----------------------|------------------------------|--------|----------------------|---------|-------------------|
| 31                                                      | 30                           | 29  | 28  | 27  | 26  | 25  | 24  | 23   | 22                   | 21                   | 20                           | 19     | 18                   | 17      | 16                |
| _                                                       | SPU_F<br>FT30_<br>RAM_<br>EN | _   |     | _   |     | _   | _   |      | RES22                | HSPD<br>M_RA<br>M_EN | RES20                        |        | GIGET<br>H_RX_<br>EN | RES17   | RES16             |
| rwh                                                     | rwh                          | rwh | rwh | rwh | rwh | rwh | rwh | r    | r                    | rwh                  | r                            | rwh    | rwh                  | r       | r                 |
| 15                                                      | 14                           | 13  | 12  | 11  | 10  | 9   | 8   | 7    | 6                    | 5                    | 4                            | 3      | 2                    | 1       | 0                 |
| RES15                                                   | SCR_R<br>AMINT<br>_EN        | _   | R12 | R11 | R10 | R9  | R8  | RES7 | ERAY_<br>MBF0_<br>EN | RES5                 | ERAY_<br>TBF_I<br>BF0_E<br>N | RES3   | ERAY_<br>OBFO_<br>EN | RES1    | RES0              |
| r                                                       | rwh                          | rwh | rwh | rwh | rwh | rwh | rwh | r    | rwh                  | r                    | rwh                          | r      | rwh                  | r       | r                 |

| Field                                     | Bits | Туре | Description                                                                                                               |
|-------------------------------------------|------|------|---------------------------------------------------------------------------------------------------------------------------|
| RESx (x=0-<br>1,3,5,7,15-<br>17,20,22-23) | х    | r    | Reserved. Shall be written with zero.                                                                                     |
| ERAY_OBF0_E<br>N                          | 2    | rwh  | ERAY OBFO SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled            |
| ERAY_TBF_IB<br>F0_EN                      | 4    | rwh  | ERAY TBF IBF0 memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled |
| ERAY_MBF0_E<br>N                          | 6    | rwh  | ERAY MBF0 memory SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled     |
| R8                                        | 8    | rwh  | Reserved - Res Reserved. Not used in this product. Shall be written with zero.                                            |
| R9                                        | 9    | rwh  | Reserved - Res Reserved. Not used in this product. Shall be written with zero.                                            |
| R10                                       | 10   | rwh  | Reserved - Res Reserved. Not used in this product. Shall be written with zero.                                            |
| R11                                       | 11   | rwh  | Reserved - Res Reserved. Not used in this product. Shall be written with zero.                                            |
| R12                                       | 12   | rwh  | Reserved - Res Reserved. Not used in this product. Shall be written with zero.                                            |



| Field                | Bits | Туре | Description                                                                                                           |
|----------------------|------|------|-----------------------------------------------------------------------------------------------------------------------|
| SCR_XRAM_E<br>N      | 13   | rwh  | SCR XRAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled         |
| SCR_RAMINT_<br>EN    | 14   | rwh  | SCR Internal RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled |
| GIGETH_RX_E<br>N     | 18   | rwh  | Gigabit Ethernet RX SSH instance Enable  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1     |
| GIGETH_TX_E<br>N     | 19   | rwh  | Gigabit Ethernet TX SSH instance Enable  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1     |
| HSPDM_RAM_<br>EN     | 21   | rwh  | HDSPDM RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled       |
| SPU_FFT00_R<br>AM_EN | 24   | rwh  | SPU FFT00 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |
| SPU_FFT01_R<br>AM_EN | 25   | rwh  | SPU FFT01 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |
| SPU_FFT10_R<br>AM_EN | 26   | rwh  | SPU FFT10 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |
| SPU_FFT11_R<br>AM_EN | 27   | rwh  | SPU FFT11 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |
| SPU_FFT20_R<br>AM_EN | 28   | rwh  | SPU FFT20 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |
| SPU_FFT21_R<br>AM_EN | 29   | rwh  | SPU FFT21 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |
| SPU_FFT30_R<br>AM_EN | 30   | rwh  | SPU FFT30 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |
| SPU_FFT31_R<br>AM_EN | 31   | rwh  | SPU FFT31 RAM SSH instance Enable  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled    |



### 13.4.2 MEMMAP Implementation

The Memory Mapping Enable register MEMMAP has configurable control bits to select memory-mapped test mode for each CPU memory.

Cache and Scratchpad memories are physically implemented as a single RAM, but this register function assumes two separate logical RAM partitions. In this register additional bits CPUxDCMAP and CPUxPCMAP are defined. These control the Cache partitions of the RAMs for Data Side and Program side respectively. Since cache content and tags of a cache must be simultaneously switched from memory mapped to cache functional mode, the control bits are mirrored and only one bit is writeable for each cache. The bits corresponding to the tag memories of the same cache will always take the same value as that written to the main Cache Memory control bit. This linkage is product specific.

Please note that the MEMMAP register is used only to map the Cache/Tag memories to system address space. These bits have no effect on testing these memories itself. For system address range into which the memories will be mapped, please refer to the memory map chapter.

### **Memory Mapping Enable Register**

The Memory Mapping Enable register MEMMAP has configurable control bits to select memory-mapped test mode. See the Integration Section for mapping of memory controller numbers.

| MTU_N<br>Memoi |     |                    | nable R      | egiste             | r            |              | (0010              | C <sub>H</sub> )   |              | Ар           | plicatio     | on Reso            | et Valu            | e: 0000            | 0000 <sub>H</sub> |
|----------------|-----|--------------------|--------------|--------------------|--------------|--------------|--------------------|--------------------|--------------|--------------|--------------|--------------------|--------------------|--------------------|-------------------|
| 31             | 30  | 29                 | 28           | 27                 | 26           | 25           | 24                 | 23                 | 22           | 21           | 20           | 19                 | 18                 | 17                 | 16                |
|                | R29 |                    | MEM2<br>8MAP | MEM2<br>7MAP       | MEM2<br>6MAP | MEM2<br>5MAP | R24                | MEM2<br>3MAP       | MEM2<br>2MAP | MEM2<br>1MAP | MEM2<br>OMAP | R19                | MEM1<br>8MAP       | MEM1<br>7MAP       | MEM1<br>6MAP      |
|                | r   | Ш                  | r            | r                  | r            | r            | r                  | r                  | r            | r            | r            | r                  | r                  | r                  | r                 |
| 15             | 14  | 13                 | 12           | 11                 | 10           | 9            | 8                  | 7                  | 6            | 5            | 4            | 3                  | 2                  | 1                  | 0                 |
| MEM1<br>5MAP   | R14 | CPU2_<br>PTMA<br>P |              | CPU2_<br>DTMA<br>P |              | R9           | CPU1_<br>PTMA<br>P | CPU1_<br>PCMA<br>P | _            | _            | R4           | CPU0_<br>PTMA<br>P | CPU0_<br>PCMA<br>P | CPU0_<br>DTMA<br>P |                   |
| r              | r   | rh                 | rwh          | rh                 | rwh          | r            | rh                 | rwh                | rh           | rwh          | r            | rh                 | rwh                | rh                 | rwh               |

| Field                                | Bits | Туре | Description                                                                                                                                                                              |
|--------------------------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU0_DCMAP                           | 0    | rwh  | CPU0 DCache Mapping  0 <sub>B</sub> Normal cache function  1 <sub>B</sub> Memory-mapped                                                                                                  |
| MEMxMAP<br>(x=15-18,20-<br>23,25-28) | х    | r    | MEMx Mapping Enable Reserved; Not used in this product. Shall be written with zero.                                                                                                      |
| CPU0_DTMAP                           | 1    | rh   | CPU0 DTAG Mapping Read only. Mirrors the state of CPU0_DCMAP. CPU D-cache memories may only be mapped simultaneously.  0 <sub>B</sub> Normal cache function 1 <sub>B</sub> Memory-mapped |
| CPU0_PCMAP                           | 2    | rwh  | CPU0 PCACHE Mapping  0 <sub>B</sub> Normal cache function  1 <sub>B</sub> Memory-mapped                                                                                                  |



| Field      | Bits | Type | Description                                                                                                                                                                               |  |  |  |  |  |
|------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CPU0_PTMAP | 3    | rh   | UO PTAG Mapping ad only. Mirrors the state of CPU0_PCMAP. U P-cache memories may only be mapped simultaneously. Normal cache function Memory-mapped                                       |  |  |  |  |  |
| R4         | 4    | r    | 1 <sub>B</sub> Memory-mapped  Reserved - Res  Reserved. Not used in this product.                                                                                                         |  |  |  |  |  |
| CPU1_DCMAP | 5    | rwh  | CPU1 DCache Mapping  0 <sub>B</sub> Normal cache function  1 <sub>B</sub> Memory-mapped                                                                                                   |  |  |  |  |  |
| CPU1_DTMAP | 6    | rh   | CPU1 DTAG Mapping Read only. Mirrors the state of CPU1_DCMAP. CPU D-cache memories may only be mapped simultaneously.  0 <sub>B</sub> Normal cache function 1 <sub>B</sub> Memory-mapped  |  |  |  |  |  |
| CPU1_PCMAP | 7    | rwh  | CPU1 PCACHE Mapping  0 <sub>B</sub> Normal cache function  1 <sub>B</sub> Memory-mapped                                                                                                   |  |  |  |  |  |
| CPU1_PTMAP | 8    | rh   | CPU1 PTAG Mapping Read only. Mirrors the state of CPU1_PCMAP. CPU P-cache memories may only be mapped simultaneously.  0 <sub>B</sub> Normal cache function 1 <sub>B</sub> Memory-mapped  |  |  |  |  |  |
| R9         | 9    | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                        |  |  |  |  |  |
| CPU2_DCMAP | 10   | rwh  | CPU2 DCache Mapping  0 <sub>B</sub> Normal cache function  1 <sub>B</sub> Memory-mapped                                                                                                   |  |  |  |  |  |
| CPU2_DTMAP | 11   | rh   | CPU2 DTAG Mapping Read only. Mirrors the state of CPU2_DCMAP. CPU D-cache memories may only be mapped simultaneously.  0 <sub>B</sub> Normal cache function  1 <sub>B</sub> Memory-mapped |  |  |  |  |  |
| CPU2_PCMAP | 12   | rwh  | CPU2 PCACHE Mapping  0 <sub>B</sub> Normal cache function  1 <sub>B</sub> Memory-mapped                                                                                                   |  |  |  |  |  |
| CPU2_PTMAP | 13   | rh   | CPU2 PTAG Mapping Read only. Mirrors the state of CPU2_PCMAP. CPU P-cache memories may only be mapped simultaneously.  0 <sub>B</sub> Normal cache function 1 <sub>B</sub> Memory-mapped  |  |  |  |  |  |
| R14        | 14   | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                        |  |  |  |  |  |
| R19        | 19   | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                        |  |  |  |  |  |



| Field | Bits  | Туре | Description                         |
|-------|-------|------|-------------------------------------|
| R24   | 24    | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R29   | 31:29 | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |



#### 13.4.3 MEMSTAT Implementation

The Memory Status Registers MEMSTATx have an implemented bit for each security relevant RAM.

The Data- and Program- Cache and Scratchpad memories are physically implemented as a single RAM with a single MBIST. Hence CPUx\_DMEM\_AIU and CPUx\_PMEM\_AIU give the status of the partial initialization of the cache partitions for the Data and Program memories respectively.

### **Memory Status Register i**

The memory status register MEMSTAT shows whether each SSH instance is currently executing an automatic initialization sequence.

| ı | MTU_M | 1EMST                   | ATi (i=0 | <b>)</b> ) |                       |                       |       |     |                          |                       |                       |       |                                                 |                       |       |       |  |  |
|---|-------|-------------------------|----------|------------|-----------------------|-----------------------|-------|-----|--------------------------|-----------------------|-----------------------|-------|-------------------------------------------------|-----------------------|-------|-------|--|--|
| I | Memor | emory Status Register i |          |            |                       |                       |       |     | (0038 <sub>H</sub> +i*4) |                       |                       |       | Application Reset Value: 0000 0000 <sub>H</sub> |                       |       |       |  |  |
|   | 31    | 30                      | 29       | 28         | 27                    | 26                    | 25    | 24  | 23                       | 22                    | 21                    | 20    | 19                                              | 18                    | 17    | 16    |  |  |
|   | Ţ     | R29                     |          | RES28      | RES27                 | RES26                 | RES25 | R24 | RES23                    | RES22                 | RES21                 | RES20 | R19                                             | RES18                 | RES17 | RES16 |  |  |
| ı |       | r                       | 1        | r          | r                     | r                     | r     | r   | r                        | r                     | r                     | r     | r                                               | r                     | r     | r     |  |  |
|   | 15    | 14                      | 13       | 12         | 11                    | 10                    | 9     | 8   | 7                        | 6                     | 5                     | 4     | 3                                               | 2                     | 1     | 0     |  |  |
|   | RES15 | R14                     |          |            | CPU2_<br>DTAG_<br>AIU | CPU2_<br>DMEM<br>_AIU |       |     |                          | CPU1_<br>DTAG_<br>AIU | CPU1_<br>DMEM<br>_AIU |       |                                                 | CPU0_<br>PMEM<br>_AIU |       |       |  |  |
|   | r     | r                       | rh       | rh         | rh                    | rh                    | r     | rh  | rh                       | rh                    | rh                    | r     | rh                                              | rh                    | rh    | rh    |  |  |

| Field                              | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU0_DMEM_<br>AIU                  | 0    | rh   | CPU0 DMEM Partial AutoInitialize of Cache Partition Underway This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the intialization sequence has not yet completed.  0 <sub>B</sub> MBIST not running autoinitialize 1 <sub>B</sub> MBIST running autoinitialize |
| RESx (x=15-<br>18,20-23,25-<br>28) | х    | r    | Reserved. Not used in this product.                                                                                                                                                                                                                                                                                                                   |
| CPU0_DTAG_<br>AIU                  | 1    | rh   | CPU0 DTAG MBIST AutoInitialize Underway  This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the intialization sequence has not yet completed.  0 <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize                    |
| CPU0_PMEM_<br>AIU                  | 2    | rh   | CPUO PMEM Partial AutoInitialize of Cache Partition Underway This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the intialization sequence has not yet completed.  0 <sub>B</sub> MBIST not running autoinitialize 1 <sub>B</sub> MBIST running autoinitialize |



| Field             | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                             |
|-------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPUO_PTAG_<br>AIU | 3    | rh   | CPU0 PTAG MBIST AutoInitialize Underway  This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the initialization sequence has not yet completed.  O <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize                     |
| R4                | 4    | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                                                                                                                                                                                      |
| CPU1_DMEM_<br>AIU | 5    | rh   | CPU1 DMEM Partial AutoInitialize of Cache Partition Underway This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the initialization sequence has not yet completed.  O <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize |
| CPU1_DTAG_<br>AIU | 6    | rh   | CPU1 DTAG MBIST AutoInitialize Underway  This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the initialization sequence has not yet completed.  O <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize                     |
| CPU1_PMEM_<br>AIU | 7    | rh   | CPU1 PMEM Partial AutoInitialize of Cache Partition Underway This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the intialization sequence has not yet completed.  0 <sub>B</sub> MBIST not running autoinitialize 1 <sub>B</sub> MBIST running autoinitialize   |
| CPU1_PTAG_<br>AIU | 8    | rh   | CPU1 PTAG MBIST AutoInitialize Underway  This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the initialization sequence has not yet completed.  O <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize                     |
| R9                | 9    | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                                                                                                                                                                                      |
| CPU2_DMEM_<br>AIU | 10   | rh   | CPU2 DMEM Partial AutoInitialize of Cache Partition Underway This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the intialization sequence has not yet completed.  0 <sub>B</sub> MBIST not running autoinitialize 1 <sub>B</sub> MBIST running autoinitialize   |
| CPU2_DTAG_<br>AIU | 11   | rh   | CPU2 DTAG MBIST AutoInitialize Underway  This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the initialization sequence has not yet completed.  O <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize                     |



| Field             | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                            |
|-------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU2_PMEM_<br>AIU | 12    | rh   | CPU2 PMEM Partial AutoInitialize of Cache Partition Underway This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the intialization sequence has not yet completed.  O <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize |
| CPU2_PTAG_<br>AIU | 13    | rh   | CPU2 PTAG MBIST AutoInitialize Underway  This bit indicates whether an automatic data initialization has been triggered by a change of state of MEMTEST.MEMxEN or MEMxMAP but that the intialization sequence has not yet completed.  O <sub>B</sub> MBIST not running autoinitialize  1 <sub>B</sub> MBIST running autoinitialize                     |
| R14               | 14    | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                                                                                                                                                                                     |
| R19               | 19    | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                                                                                                                                                                                     |
| R24               | 24    | r    | Reserved - Res Reserved. Not used in this product.                                                                                                                                                                                                                                                                                                     |
| R29               | 31:29 | r    | Reserved - Res<br>Reserved. Not used in this product.                                                                                                                                                                                                                                                                                                  |

| _  | MEMST<br>ry Stat | •  | •  |    |    |    | (0038 <sub>H</sub> - | +i*4) |    | Ap | plicati | ion Res | et Valu                | e: 000 | 0 0000 <sub>H</sub> |
|----|------------------|----|----|----|----|----|----------------------|-------|----|----|---------|---------|------------------------|--------|---------------------|
| 31 | 30               | 29 | 28 | 27 | 26 | 25 | 24                   | 23    | 22 | 21 | 20      | 19      | 18                     | 17     | 16                  |
|    |                  | ļ  |    | ļ  | ·  | ·  | R                    | 19    | ı. | ļ. | !       | '       | ' '                    |        | '                   |
| L  |                  | 1  |    | 1  |    |    |                      | r     | 1  | 1  |         |         | 1                      |        |                     |
| 15 | 14               | 13 | 12 | 11 | 10 | 9  | 8                    | 7     | 6  | 5  | 4       | 3       | 2                      | 1      | 0                   |
|    |                  | ı  | R9 | ı  | '  | '  | R8                   |       | R5 | 1  | R4      | DMEM    | CPU0_<br>DMEM<br>1_AIU | F      | RO                  |

| Field      | Bits | Туре | Description                                                   |
|------------|------|------|---------------------------------------------------------------|
| R0         | 1:0  | r    | Reserved - Res                                                |
|            |      |      | Reserved. Not used in this product.                           |
| CPU0_DMEM1 | 2    | rh   | CPU0 DMEM1 Partial AutoInitialize of Cache Partition Underway |
| _AIU       |      |      | 0 <sub>B</sub> SSH instance is disabled                       |
|            |      |      | $1_{\rm B}$ SSH instance is enabled $^{1)}$ .                 |
| CPU1_DMEM1 | 3    | rh   | CPU1 DMEM1 Partial AutoInitialize of Cache Partition Underway |
| _AIU       |      |      | 0 <sub>B</sub> SSH instance is disabled                       |
|            |      |      | $1_B$ SSH instance is enabled $^{2)}$ .                       |
| R4         | 4    | r    | Reserved - Res                                                |
|            |      |      | Reserved. Not used in this product.                           |



| Field | Bits | Туре | Description                         |
|-------|------|------|-------------------------------------|
| R5    | 7:5  | r    | Reserved - Res                      |
|       |      |      | Reserved. Not used in this product. |
| R8    | 8    | rh   | Reserved - Res                      |
|       |      |      | Reserved. Not used in this product. |
| R9    | 31:9 | r    | Reserved - Res                      |
|       |      |      | Reserved. Not used in this product. |

- 1) Please refer to separate section related to handling of the large DMEM on this device.
- 2) Please refer to separate section related to handling of the large DMEM on this device.

#### MTU\_MEMSTATi (i=2) **Memory Status Register i** Application Reset Value: 0000 0000<sub>H</sub> $(0038_{H}+i*4)$ 31 29 28 27 26 25 24 23 22 21 20 19 18 17 16 **R18 R17 R13**

|    |     |    |     |     |     |    | ı  |   |    |     |    |   |             | ' | ' |
|----|-----|----|-----|-----|-----|----|----|---|----|-----|----|---|-------------|---|---|
| 15 | 14  | 13 | 12  | 11  | 10  | 9  | 8  | 7 | 6  | 5   | 4  | 3 | 2           | 1 | 0 |
|    | R13 | i  | R12 | R11 | R10 | R9 | R8 |   | R5 | I I | R4 | R | 1<br>2<br>1 | R | 0 |
|    |     |    |     |     |     |    |    |   |    |     |    |   |             |   |   |

| Field | Bits  | Туре | Description                         |
|-------|-------|------|-------------------------------------|
| R0    | 1:0   | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R2    | 3:2   | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R4    | 4     | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R5    | 7:5   | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R8    | 8     | rh   | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R9    | 9     | rh   | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R10   | 10    | rh   | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R11   | 11    | rh   | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R12   | 12    | rh   | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R13   | 16:13 | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |
| R17   | 17    | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |



| Field | Bits  | Туре | Description                         |
|-------|-------|------|-------------------------------------|
| R18   | 31:18 | r    | Reserved - Res                      |
|       |       |      | Reserved. Not used in this product. |

### 13.4.4 MEMDONE Implementation

### **Memory Test Done Status Register i**

Each bit in one of the memory test done status registers MEMDONEx reflects the status of the MSTATUS.DONE bit in the corresponding SSH. See the implementation section for the implemented register bits.

| MTU_N<br>Memo      |      | •     | •           | Registe | eri   | (     | (0050 <sub>H</sub> - | +i*4)       |       | Ap    | plicatio | on Res | et Valu               | e: FFFF | FFFF <sub>H</sub>     |
|--------------------|------|-------|-------------|---------|-------|-------|----------------------|-------------|-------|-------|----------|--------|-----------------------|---------|-----------------------|
| 31                 | 30   | 29    | 28          | 27      | 26    | 25    | 24                   | 23          | 22    | 21    | 20       | 19     | 18                    | 17      | 16                    |
| LMU1<br>0_DO<br>NE |      |       | RES28       | RES27   | RES26 | RES25 | RES24                | RES23       | RES22 | RES21 | RES20    | RES19  | RES18                 | RES17   | RES16                 |
| rh                 | rh   | r     | r           | r       | r     | r     | r                    | r           | r     | r     | r        | r      | r                     | r       | r                     |
| 15                 | 14   | 13    | 12          | 11      | 10    | 9     | 8                    | 7           | 6     | 5     | 4        | 3      | 2                     | 1       | 0                     |
| RES15              | DLMU | PTAG_ | <b>PMEM</b> | DTAG_   | DMEM  | DLMU  | PTAG_                | <b>PMEM</b> | DTAG_ | DMEM  | DLMU     | PTAG_  | CPU0_<br>PMEM<br>_DON | DTAG_   | CPU0_<br>DMEM<br>_DON |

| Field                   | Bits | Туре | Description                                                                                                  |
|-------------------------|------|------|--------------------------------------------------------------------------------------------------------------|
| CPU0_DMEM_<br>DONE      | 0    | rh   | CPU0 DMEM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1         |
| RESz (z=15-<br>29)      | Z    | r    | Reserved Reserved. Not used in this product.                                                                 |
| CPU0_DTAG_<br>DONE      | 1    | rh   | CPU0 DTAG Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1         |
| CPU0_PMEM_<br>DONE      | 2    | rh   | CPU0 PMEM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1         |
| CPU0_PTAG_<br>DONE      | 3    | rh   | CPU0 PTAG Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1         |
| CPU0_DLMU_<br>STBY_DONE | 4    | rh   | CPU0 STANDBY DLMU Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU1_DMEM_<br>DONE      | 5    | rh   | CPU1 DMEM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1         |



| Field      | Bits | Type | Description                         |
|------------|------|------|-------------------------------------|
| CPU1_DTAG_ | 6    | rh   | CPU1 DTAG Test Done Status          |
| DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU1_PMEM_ | 7    | rh   | CPU1 PMEM Test Done Status          |
| DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU1_PTAG_ | 8    | rh   | CPU1 PTAG Test Done Status          |
| DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU1_DLMU_ | 9    | rh   | CPU1 STANDBY DLMU Test Done Status  |
| STBY_DONE  |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU2_DMEM_ | 10   | rh   | CPU2 DMEM Test Done Status          |
| DONE       |      |      | O <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU2_DTAG_ | 11   | rh   | CPU2 DTAG Test Done Status          |
| DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU2_PMEM_ | 12   | rh   | CPU2 PMEM Test Done Status          |
| DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU2_PTAG_ | 13   | rh   | CPU2 PTAG Test Done Status          |
| DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| CPU2_DLMU_ | 14   | rh   | CPU2 DLMU memory Test Done Status   |
| DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| LMU00_DONE | 30   | rh   | LMU00 Test Done Status              |
|            |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| LMU10_DONE | 31   | rh   | LMU10 Test Done Status              |
|            |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|            |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |



| MTU MEMDONEi (i=1) | MTU | MEMD | ONEi | (i=1) |
|--------------------|-----|------|------|-------|
|--------------------|-----|------|------|-------|

| _     | ry Test             | •                  | -,<br>Status       | Registe | eri   | (                  | 0050 <sub>H</sub> - | +i*4) |       | Application Reset Value: FFFF FFFF <sub>H</sub> |      |                             |                              |      |      |  |
|-------|---------------------|--------------------|--------------------|---------|-------|--------------------|---------------------|-------|-------|-------------------------------------------------|------|-----------------------------|------------------------------|------|------|--|
| 31    | 30                  | 29                 | 28                 | 27      | 26    | 25                 | 24                  | 23    | 22    | 21                                              | 20   | 19                          | 18                           | 17   | 16   |  |
| _     | MCAN<br>10_DO<br>NE | RES29              | RES28              | RES27   | RES26 | RES25              | RES24               | RES23 | RES22 |                                                 |      |                             | SPU_B<br>UFFER<br>1_DO<br>NE |      |      |  |
| rh    | rh                  | r                  | r                  | r       | r     | r                  | r                   | r     | r     | r                                               | rh   | rh                          | rh                           | rh   | rh   |  |
| 15    | 14                  | 13                 | 12                 | 11      | 10    | 9                  | 8                   | 7     | 6     | 5                                               | 4    | 3                           | 2                            | 1    | 0    |  |
| RES15 | RES14               | EMEM<br>1_DO<br>NE | EMEM<br>0_DO<br>NE |         | RES10 | SADM<br>A_DO<br>NE | R8                  | RES7  | RES6  | RES5                                            | RES4 | CPU1_<br>DMEM<br>1_DO<br>NE | CPU0_<br>DMEM<br>1_DO<br>NE  | RES1 | RES0 |  |
| r     | r                   | rh                 | rh                 | rh      | r     | rh                 | rh                  | r     | r     | r                                               | r    | rh                          | rh                           | r    | r    |  |

| Field                                   | Bits | Type | Description                                                                                                                  |
|-----------------------------------------|------|------|------------------------------------------------------------------------------------------------------------------------------|
| RESz (z=0-1,4-<br>7,10,14-<br>15,21-29) | Z    | r    | Reserved. Not used in this product.                                                                                          |
| CPU0_DMEM1<br>_DONE                     | 2    | rh   | CPU0 DMEM1 Test Done Status  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled <sup>1)</sup> . |
| CPU1_DMEM1<br>_DONE                     | 3    | rh   | CPU1 DMEM1 Test Done Status  0 <sub>B</sub> SSH instance is disabled  1 <sub>B</sub> SSH instance is enabled <sup>2)</sup> . |
| R8                                      | 8    | rh   | Reserved - Res Reserved. Not used in this product.                                                                           |
| SADMA_DONE                              | 9    | rh   | Safety DMA Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                        |
| MCDS_DONE                               | 11   | rh   | MCDS memory Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                       |
| EMEMO_DONE                              | 12   | rh   | EMEMO Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                             |
| EMEM1_DONE                              | 13   | rh   | EMEM1 Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                             |
| EMEM_XTM_D<br>ONE                       | 16   | rh   | EMEM XTM memory Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                   |
| SPU_BUFFER<br>0_DONE                    | 17   | rh   | SPU BUFFER0 Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                       |



| Field       | Bits | Туре | Description                         |
|-------------|------|------|-------------------------------------|
| SPU_BUFFER  | 18   | rh   | SPU BUFFER1 Test Done Status        |
| 1_DONE      |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| SPU_CONFIG0 | 19   | rh   | SPU CONFIGO memory Test Done Status |
| _DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| SPU_CONFIG1 | 20   | rh   | SPU CONFIG1 memory Test Done Status |
| _DONE       |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| MCAN10_DON  | 30   | rh   | MCAN10 memory Test Done Status      |
| E           |      |      | O <sub>B</sub> SSH MSTATUS.DONE = 0 |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |
| MCAN20_DON  | 31   | rh   | MCAN20 memory Test Done Status      |
| E           |      |      | 0 <sub>B</sub> SSH MSTATUS.DONE = 0 |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1 |

<sup>1)</sup> Please refer to separate section related to handling of the large DMEM on this device.

### MTU\_MEMDONEi (i=2)

| Memoi                          | ry Test                     | Done S        | ,<br>Status | Registe | eri | (             | (0050 <sub>H</sub> - | +i*4) |                        | Application Reset Value: FFFF FFFF <sub>H</sub> |                                |                        |                        |       |       |  |
|--------------------------------|-----------------------------|---------------|-------------|---------|-----|---------------|----------------------|-------|------------------------|-------------------------------------------------|--------------------------------|------------------------|------------------------|-------|-------|--|
| 31                             | 30                          | 29            | 28          | 27      | 26  | 25            | 24                   | 23    | 22                     | 21                                              | 20                             | 19                     | 18                     | 17    | 16    |  |
| SPU_F<br>FT31_<br>RAM_<br>DONE | FT30_<br>RAM_               | FT21_<br>RAM_ |             | RAM_    |     | FT01_<br>RAM_ | FT00_                |       | RES22                  | HSPD<br>M_RA<br>M_DO<br>NE                      | RES20                          | GIGET<br>H_TX_<br>DONE | H_RX_                  | RES17 | RES16 |  |
| rh                             | rh                          | rh            | rh          | rh      | rh  | rh            | rh                   | r     | r                      | rh                                              | r                              | rh                     | rh                     | r     | r     |  |
| 15                             | 14                          | 13            | 12          | 11      | 10  | 9             | 8                    | 7     | 6                      | 5                                               | 4                              | 3                      | 2                      | 1     | 0     |  |
|                                | SCR_R<br>AMINT<br>_DON<br>E | RAM_          | R12         | R11     | R10 | R9            | R8                   | RES7  | ERAY_<br>MBF0_<br>DONE | RES5                                            | ERAY_<br>TBF_I<br>BF0_D<br>ONE | RES3                   | ERAY_<br>OBFO_<br>DONE | RES1  | RES0  |  |
| r                              | rh                          | rh            | rh          | rh      | rh  | rh            | rh                   | r     | rh                     | r                                               | rh                             | r                      | rh                     | r     | r     |  |

| Field                                     | Bits | Туре | Description                                                                                                     |
|-------------------------------------------|------|------|-----------------------------------------------------------------------------------------------------------------|
| RESz (z=0-<br>1,3,5,7,15-<br>17,20,22-23) | z    | r    | Reserved. Not used in this product.                                                                             |
| ERAY_OBFO_D<br>ONE                        | 2    | rh   | ERAY OBF0 Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1            |
| ERAY_TBF_IB<br>F0_DONE                    | 4    | rh   | ERAY TBF IBF0 memory Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1 |

<sup>2)</sup> Please refer to separate section related to handling of the large DMEM on this device.



| Field                  | Bits | Туре | Description                                                                                                          |  |  |  |  |  |
|------------------------|------|------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ERAY_MBF0_<br>DONE     | 6    | rh   | ERAY MBF0 memory Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1          |  |  |  |  |  |
| R8                     | 8    | rh   | Reserved - Res Reserved. Not used in this product.                                                                   |  |  |  |  |  |
| R9                     | 9    | rh   | Reserved - Res Reserved. Not used in this product.                                                                   |  |  |  |  |  |
| R10                    | 10   | rh   | Reserved - Res Reserved. Not used in this product.                                                                   |  |  |  |  |  |
| R11                    | 11   | rh   | Reserved - Res Reserved. Not used in this product.                                                                   |  |  |  |  |  |
| R12                    | 12   | rh   | Reserved - Res Reserved. Not used in this product.                                                                   |  |  |  |  |  |
| SCR_XRAM_D<br>ONE      | 13   | rh   | SCR XRAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                  |  |  |  |  |  |
| SCR_RAMINT_<br>DONE    | 14   | rh   | SCR Internal RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1          |  |  |  |  |  |
| GIGETH_RX_D<br>ONE     | 18   | rh   | Gigabit Ethernet RX memoryTest Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1 |  |  |  |  |  |
| GIGETH_TX_D<br>ONE     | 19   | rh   | Gigabit Ethernet TX memoryTest Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1 |  |  |  |  |  |
| HSPDM_RAM_<br>DONE     | 21   | rh   | HDSPDM RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1                |  |  |  |  |  |
| SPU_FFT00_R<br>AM_DONE | 24   | rh   | SPU FFT00 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1             |  |  |  |  |  |
| SPU_FFT01_R<br>AM_DONE | 25   | rh   | SPU FFT01 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1             |  |  |  |  |  |
| SPU_FFT10_R<br>AM_DONE | 26   | rh   | SPU FFT10 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1             |  |  |  |  |  |
| SPU_FFT11_R<br>AM_DONE | 27   | rh   | SPU FFT11 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1             |  |  |  |  |  |
| SPU_FFT20_R<br>AM_DONE | 28   | rh   | SPU FFT20 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1             |  |  |  |  |  |



| Field                  | Bits | Туре | Description                                                                                              |  |  |  |  |  |  |
|------------------------|------|------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| SPU_FFT21_R<br>AM_DONE | 29   | rh   | SPU FFT21 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1 |  |  |  |  |  |  |
| SPU_FFT30_R<br>AM_DONE | 30   | rh   | SPU FFT30 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1 |  |  |  |  |  |  |
| SPU_FFT31_R<br>AM_DONE | 31   | rh   | SPU FFT31 RAM Test Done Status  0 <sub>B</sub> SSH MSTATUS.DONE = 0  1 <sub>B</sub> SSH MSTATUS.DONE = 1 |  |  |  |  |  |  |

# 13.4.5 MEMFDA Implementation

### **Memory Test FDA Status Register i**

Each bit in one of the memory test done status registers MEMFDAx reflects the status of the MSTATUS.FDA bit in the corresponding SSH. See the implementation section for the implemented register bits.

#### MTU\_MEMFDAi (i=0)

| Memoi         | ry Test       | FDA St                | atus R       | egister      | · i          | (                     | (0060 <sub>H</sub> - | +i*4)        |              | Application Reset Value: 0000 0000 <sub>H</sub> |                       |              |              |              |              |
|---------------|---------------|-----------------------|--------------|--------------|--------------|-----------------------|----------------------|--------------|--------------|-------------------------------------------------|-----------------------|--------------|--------------|--------------|--------------|
| 31            | 30            | 29                    | 28           | 27           | 26           | 25                    | 24                   | 23           | 22           | 21                                              | 20                    | 19           | 18           | 17           | 16           |
| LMU1<br>0_FDA | LMU0<br>0_FDA | RFS29                 | RES28        | RES27        | RES26        | RES25                 | RES24                | RES23        | RES22        | RES21                                           | RES20                 | RES19        | RES18        | RES17        | RES16        |
| rh            | rh            | r                     | r            | r            | r            | r                     | r                    | r            | r            | r                                               | r                     | r            | r            | r            | r            |
| 15            | 14            | 13                    | 12           | 11           | 10           | 9                     | 8                    | 7            | 6            | 5                                               | 4                     | 3            | 2            | 1            | 0            |
|               | DLMU<br>_FDA  | CPU2_<br>PTAG_<br>FDA | PMEM<br>_FDA | DTAG_<br>FDA | DMEM<br>_FDA | DLMU<br>_STBY<br>_FDA | PTAG_<br>FDA         | PMEM<br>_FDA | DTAG_<br>FDA | DMEM<br>_FDA                                    | DLMU<br>_STBY<br>_FDA | PTAG_<br>FDA | PMEM<br>_FDA | DTAG_<br>FDA | DMEM<br>_FDA |
| r             | rh            | rh                    | rh           | rh           | rh           | rh                    | rh                   | rh           | rh           | rh                                              | rh                    | rh           | rh           | rh           | rh           |

| Field              | Bits | Туре | Description                                                                                       |
|--------------------|------|------|---------------------------------------------------------------------------------------------------|
| CPU0_DMEM_<br>FDA  | 0    | rh   | CPU0 DMEM Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| RESz (z=15-<br>29) | Z    | r    | Reserved Reserved. Not used in this product.                                                      |
| CPU0_DTAG_<br>FDA  | 1    | rh   | CPU0 DTAG Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| CPU0_PMEM_<br>FDA  | 2    | rh   | CPU0 PMEM Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| CPU0_PTAG_F<br>DA  | 3    | rh   | CPU0 PTAG Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |



| Field                  | Bits | Type | Description                                                                                               |
|------------------------|------|------|-----------------------------------------------------------------------------------------------------------|
| CPU0_DLMU_<br>STBY_FDA | 4    | rh   | CPU0 STANDBY DLMU Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| CPU1_DMEM_<br>FDA      | 5    | rh   | CPU1 DMEM Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU1_DTAG_<br>FDA      | 6    | rh   | CPU1 DTAG Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU1_PMEM_<br>FDA      | 7    | rh   | CPU1 PMEM Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU1_PTAG_F<br>DA      | 8    | rh   | CPU1 PTAG Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU1_DLMU_<br>STBY_FDA | 9    | rh   | CPU1 STANDBY DLMU Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| CPU2_DMEM_<br>FDA      | 10   | rh   | CPU2 DMEM Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU2_DTAG_<br>FDA      | 11   | rh   | CPU2 DTAG Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU2_PMEM_<br>FDA      | 12   | rh   | CPU2 PMEM Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU2_PTAG_F<br>DA      | 13   | rh   | CPU2 PTAG Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1         |
| CPU2_DLMU_<br>FDA      | 14   | rh   | CPU2 DLMU memory Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1  |
| LMU00_FDA              | 30   | rh   | LMU00 Test FDA Status $0_B$ SSH MSTATUS.FDA = 0 $1_B$ SSH MSTATUS.FDA = 1                                 |
| LMU10_FDA              | 31   | rh   | LMU10 Test FDA Status $0_B$ SSH MSTATUS.FDA = 0 $1_B$ SSH MSTATUS.FDA = 1                                 |



| MTU_MEMFDAi( | i=1) |
|--------------|------|
|--------------|------|

| Memoi | ry Test            | FDA St | atus R        | egister | ·i    | (0060 <sub>H</sub> +i*4) |       |       |       | Application Reset Value: 0000 0000 <sub>H</sub> |       |                         |                        |       |       |
|-------|--------------------|--------|---------------|---------|-------|--------------------------|-------|-------|-------|-------------------------------------------------|-------|-------------------------|------------------------|-------|-------|
| 31    | 30                 | 29     | 28            | 27      | 26    | 25                       | 24    | 23    | 22    | 21                                              | 20    | 19                      | 18                     | 17    | 16    |
| _     | MCAN<br>10_FD<br>A | RES29  | RES28         | RES27   | RES26 | RES25                    | RES24 | RES23 | RES22 |                                                 | ONFIG | SPU_C<br>ONFIG<br>0_FDA | UFFER                  | UFFER | _XTM_ |
| rh    | rh                 | r      | r             | r       | r     | r                        | r     | r     | r     | r                                               | rh    | rh                      | rh                     | rh    | rh    |
| 15    | 14                 | 13     | 12            | 11      | 10    | 9                        | 8     | 7     | 6     | 5                                               | 4     | 3                       | 2                      | 1     | 0     |
| RES15 | RES14              |        | EMEM<br>0_FDA |         | RES10 | SADM<br>A_FDA            | R8    | RES7  | RES6  | RES5                                            | RES4  |                         | CPU0_<br>DMEM<br>1_FDA | RES1  | RES0  |
| r     | r                  | rh     | rh            | rh      | r     | rh                       | rh    | r     | r     | r                                               | r     | rh                      | rh                     | r     | r     |

| Field                                   | Bits | Туре | Reserved Reserved. Not used in this product.                                                            |  |  |  |  |  |  |
|-----------------------------------------|------|------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RESz (z=0-1,4-<br>7,10,14-<br>15,21-29) | Z    | r    |                                                                                                         |  |  |  |  |  |  |
| CPU0_DMEM1<br>_FDA                      | 2    | rh   | CPU0 DMEM1 Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1      |  |  |  |  |  |  |
| CPU1_DMEM1<br>_FDA                      | 3    | rh   | CPU1 DMEM1 Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1      |  |  |  |  |  |  |
| R8                                      | 8    | rh   | Reserved - Res<br>Reserved. Not used in this product.                                                   |  |  |  |  |  |  |
| SADMA_FDA                               | 9    | rh   | Safety DMA Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1      |  |  |  |  |  |  |
| MCDS_FDA                                | 11   | rh   | MCDS memory Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1     |  |  |  |  |  |  |
| EMEMO_FDA                               | 12   | rh   | EMEMO Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1           |  |  |  |  |  |  |
| EMEM1_FDA                               | 13   | rh   | EMEM1 Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1           |  |  |  |  |  |  |
| EMEM_XTM_F<br>DA                        | 16   | rh   | EMEM XTM memory Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |  |  |  |  |  |  |
| SPU_BUFFER<br>0_FDA                     | 17   | rh   | SPU BUFFER0 Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1     |  |  |  |  |  |  |



| Field       | Bits | Туре | Description                        |
|-------------|------|------|------------------------------------|
| SPU_BUFFER  | 18   | rh   | SPU BUFFER1 Test FDA Status        |
| 1_FDA       |      |      | $0_B$ SSH MSTATUS.FDA = 0          |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| SPU_CONFIG0 | 19   | rh   | SPU CONFIGO memory Test FDA Status |
| _FDA        |      |      | $0_{\rm B}$ SSH MSTATUS.FDA = 0    |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| SPU_CONFIG1 | 20   | rh   | SPU CONFIG1 memory Test FDA Status |
| _FDA        |      |      | $0_{\rm B}$ SSH MSTATUS.FDA = 0    |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| MCAN10 FDA  | 30   | rh   | MCAN10 memory Test FDA Status      |
| _           |      |      | $0_{\rm B}$ SSH MSTATUS.FDA = 0    |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1 |
| MCAN20_FDA  | 31   | rh   | MCAN20 memory Test FDA Status      |
| _           |      |      | $0_{\rm B}$ SSH MSTATUS.FDA = 0    |
|             |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1 |

#### MTU\_MEMFDAi (i=2)

| _     |               | FDA St                        |       | egister | 'i    | (0060 <sub>H</sub> +i*4) |       |       |                       | Application Reset Value: 0000 0000 <sub>H</sub> |                               |                       |                       |       |       |
|-------|---------------|-------------------------------|-------|---------|-------|--------------------------|-------|-------|-----------------------|-------------------------------------------------|-------------------------------|-----------------------|-----------------------|-------|-------|
| 31    | 30            | 29                            | 28    | 27      | 26    | 25                       | 24    | 23    | 22                    | 21                                              | 20                            | 19                    | 18                    | 17    | 16    |
| FT31_ | FT30_         | SPU_F<br>FT21_<br>RAM_F<br>DA | FT20_ | FT11_   | FT10_ | FT01_                    | FT00_ | RES23 | RES22                 | HSPD<br>M_RA<br>M_FD<br>A                       | RES20                         | GIGET<br>H_TX_<br>FDA |                       | RES17 | RES16 |
| rh    | rh            | rh                            | rh    | rh      | rh    | rh                       | rh    | r     | r                     | rh                                              | r                             | rh                    | rh                    | r     | r     |
| 15    | 14            | 13                            | 12    | 11      | 10    | 9                        | 8     | 7     | 6                     | 5                                               | 4                             | 3                     | 2                     | 1     | 0     |
| RES15 | AMINT<br>_FDA | SCR_X<br>RAM_F<br>DA          | R12   | R11     | R10   | R9                       | R8    | RES7  | ERAY_<br>MBFO_<br>FDA | RES5                                            | ERAY_<br>TBF_I<br>BF0_F<br>DA | RES3                  | ERAY_<br>OBFO_<br>FDA | RES1  | RES0  |
| r     | rh            | rh                            | rh    | rh      | rh    | rh                       | rh    | r     | rh                    | r                                               | rh                            | r                     | rh                    | r     | r     |

| Field                                     | Bits | Type | Reserved Reserved. Not used in this product.                                                                 |  |  |  |  |  |  |
|-------------------------------------------|------|------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RESz (z=0-<br>1,3,5,7,15-<br>17,20,22-23) | Z    | r    |                                                                                                              |  |  |  |  |  |  |
| ERAY_OBF0_F<br>DA                         | 2    | rh   | ERAY OBF0 Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1            |  |  |  |  |  |  |
| ERAY_TBF_IB<br>F0_FDA                     | 4    | rh   | ERAY TBF IBF0 memory Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1 |  |  |  |  |  |  |
| ERAY_MBF0_F<br>DA                         | 6    | rh   | ERAY MBF0 memory Test FDA Status  0 <sub>B</sub> SSH MSTATUS.FDA = 0  1 <sub>B</sub> SSH MSTATUS.FDA = 1     |  |  |  |  |  |  |



| Field                 | Bits | Type | Description                                                                           |  |
|-----------------------|------|------|---------------------------------------------------------------------------------------|--|
| R8                    | 8    | rh   | Reserved - Res                                                                        |  |
|                       |      |      | Reserved. Not used in this product.                                                   |  |
| R9                    | 9    | rh   | Reserved - Res                                                                        |  |
|                       |      |      | Reserved. Not used in this product.                                                   |  |
| R10                   | 10   | rh   | Reserved - Res                                                                        |  |
|                       |      |      | Reserved. Not used in this product.                                                   |  |
| R11                   | 11   | rh   | Reserved - Res                                                                        |  |
|                       |      |      | Reserved. Not used in this product.                                                   |  |
| R12                   | 12   | rh   | Reserved - Res                                                                        |  |
|                       |      |      | Reserved. Not used in this product.                                                   |  |
| SCR_XRAM_F            | 13   | rh   | SCR XRAM Test FDA Status                                                              |  |
| DA                    |      |      | $0_B$ SSH MSTATUS.FDA = 0<br>$1_B$ SSH MSTATUS.FDA = 1                                |  |
|                       | 4.4  |      | D D                                                                                   |  |
| SCR_RAMINT_<br>FDA    | . 14 | rh   | SCR Internal RAM Test FDA Status  O <sub>B</sub> SSH MSTATUS.FDA = 0                  |  |
| FUA                   |      |      | $0_B$ SSH MSTATUS.FDA = 0<br>$1_B$ SSH MSTATUS.FDA = 1                                |  |
| GIGETH RX F           | 18   | rh   |                                                                                       |  |
| DA                    | 10   | 111  | <b>Gigabit Ethernet RX memory Test FDA Status</b> 0 <sub>R</sub> SSH MSTATUS.DONE = 0 |  |
|                       |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1                                                   |  |
| GIGETH_TX_F           | 19   | rh   | Gigabit Ethernet TX SSH memory Test FDA Status                                        |  |
| DA                    |      | '''  | O <sub>B</sub> SSH MSTATUS.DONE = 0                                                   |  |
|                       |      |      | 1 <sub>B</sub> SSH MSTATUS.DONE = 1                                                   |  |
| HSPDM_RAM_            | 21   | rh   | HDSPDM RAM Test FDA Status                                                            |  |
| FDA                   |      |      | $0_B$ SSH MSTATUS.FDA = 0                                                             |  |
|                       |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1                                                    |  |
| SPU_FFT00_R           | 24   | rh   | SPU FFT00 RAM Test FDA Status                                                         |  |
| AM_FDA                |      |      | $0_B$ SSH MSTATUS.FDA = 0                                                             |  |
|                       |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1                                                    |  |
| SPU_FFT01_R           | 25   | rh   | SPU FFT01 RAM Test FDA Status                                                         |  |
| AM_FDA                |      |      | $0_{\rm B}$ SSH MSTATUS.FDA = 0                                                       |  |
|                       |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1                                                    |  |
| SPU_FFT10_R           | 26   | rh   | SPU FFT10 RAM Test FDA Status                                                         |  |
| AM_FDA                |      |      | 0 <sub>B</sub> SSH MSTATUS.FDA = 0                                                    |  |
|                       |      |      | 1 <sub>B</sub> SSH MSTATUS.FDA = 1                                                    |  |
| SPU_FFT11_R           | 27   | rh   | SPU FFT11 RAM Test FDA Status                                                         |  |
| AM_FDA                |      |      | 0 <sub>B</sub> SSH MSTATUS.FDA = 0                                                    |  |
| CDU FFTAA D           | 20   | uls  | 1 <sub>B</sub> SSH MSTATUS.FDA = 1                                                    |  |
| SPU_FFT20_R<br>AM_FDA | 28   | rh   | SPU FFT20 RAM Test FDA Status  O <sub>R</sub> SSH MSTATUS.FDA = 0                     |  |
| AM_LAW                |      |      | $0_B$ SSH MSTATUS.FDA = 0<br>$1_B$ SSH MSTATUS.FDA = 1                                |  |
| CDII EET21 D          | 29   | rh   | SPU FFT21 RAM Test FDA Status                                                         |  |
| SPU_FFT21_R<br>AM_FDA | 23   | 111  | $O_R$ SSH MSTATUS.FDA = 0                                                             |  |
| אט ו_וייא             |      |      | 1 <sub>D</sub> SSH MSTATUS.FDA = 1                                                    |  |



| Field                 | Bits | Туре | Description                                                                       |
|-----------------------|------|------|-----------------------------------------------------------------------------------|
| SPU_FFT30_R           | 30   | rh   | SPU FFT30 RAM Test FDA Status                                                     |
| AM_FDA                |      |      | $0_{\rm B}$ SSH MSTATUS.FDA = 0<br>$1_{\rm B}$ SSH MSTATUS.FDA = 1                |
| SPU_FFT31_R<br>AM_FDA | 31   | rh   | SPU FFT31 RAM Test FDA Status $0_B$ SSH MSTATUS.FDA = 0 $1_B$ SSH MSTATUS.FDA = 1 |



#### 13.5 SSH Instances

The system SRAMs do not all have the same configuration. **Table 62 "SSH instances" on Page 27** shows the instance-specific configurations of the SRAM Support Hardware.

The ECC values for all SRAMs are computed only out of the data information\*.

The base address of an SSH instance MCx can be calculated from the MC\_BASE (defined in the platform chapter) as: Base Address of SSH instance x (MCx) = MC\_BASE + x\*0x100

Table 62 SSH instances

| (MCx)<br>x = | Module         | Error Addr Buffer<br>(ETRR) Depth | ECC type | ECC granularity | Mux<br>Factor |
|--------------|----------------|-----------------------------------|----------|-----------------|---------------|
| 0            | CPU0_DMEM      | 5                                 | SECDED   | 2               | 16            |
| 1            | CPU0_DTAG      | 5                                 | SECDED   | 2               | 4             |
| 2            | CPU0_PMEM      | 5                                 | SECDED   | 2               | 8             |
| 3            | CPU0_PTAG      | 5                                 | DED      | 2               | 4             |
| 4            | CPU0_DLMU_STBY | 5                                 | SECDED   | 2               | 8             |
| 5            | CPU1_DMEM      | 5                                 | SECDED   | 2               | 16            |
| 6            | CPU1_DTAG      | 5                                 | SECDED   | 2               | 4             |
| 7            | CPU1_PMEM      | 5                                 | SECDED   | 2               | 8             |
| 8            | CPU1_PTAG      | 5                                 | DED      | 2               | 4             |
| 9            | CPU1_DLMU_STBY | 5                                 | SECDED   | 2               | 8             |
| 10           | CPU2_DMEM      | 5                                 | SECDED   | 2               | 16            |
| 11           | CPU2_DTAG      | 5                                 | SECDED   | 2               | 4             |
| 12           | CPU2_PMEM      | 5                                 | SECDED   | 2               | 8             |
| 13           | CPU2_PTAG      | 5                                 | DED      | 2               | 4             |
| 14           | CPU2_DLMU      | 5                                 | SECDED   | 2               | 8             |
| 15           | Reserved       |                                   |          |                 |               |
| 16           | Reserved       |                                   |          |                 |               |
| 17           | Reserved       |                                   |          |                 |               |
| 18           | Reserved       |                                   |          |                 |               |
| 19           | Reserved       |                                   |          |                 |               |
| 20           | Reserved       |                                   |          |                 |               |
| 21           | Reserved       |                                   |          |                 |               |
| 22           | Reserved       |                                   |          |                 |               |
| 23           | Reserved       |                                   |          |                 |               |
| 24           | Reserved       |                                   |          |                 |               |
| 25           | Reserved       |                                   |          |                 |               |
| 26           | Reserved       |                                   |          |                 |               |
| 27           | Reserved       |                                   |          |                 |               |
| 28           | Reserved       |                                   |          |                 |               |
| 29           | Reserved       |                                   |          |                 |               |



**Table 62** SSH instances (cont'd)

| (MCx)<br>x = | Module        | Error Addr Buffer<br>(ETRR) Depth | ECC type | ECC granularity | Mux<br>Factor |
|--------------|---------------|-----------------------------------|----------|-----------------|---------------|
| 30           | LMU00         | 5                                 | SECDED   | 2               | 8             |
| 31           | LMU10         | 5                                 | SECDED   | 2               | 8             |
| 32           | Reserved      |                                   |          |                 |               |
| 33           | Reserved      |                                   |          |                 |               |
| 34           | CPU0_DMEM1    | 5                                 | SECDED   | 2               | 16            |
| 35           | CPU1_DMEM1    | 5                                 | SECDED   | 2               | 16            |
| 36-37        | Reserved      |                                   |          |                 |               |
| 38           | Reserved      |                                   |          |                 |               |
| 39           | Reserved      |                                   |          |                 |               |
| 41           | SADMA         | 5                                 | SECDED   | 1               | 4             |
| 42           | Reserved      |                                   |          |                 |               |
| 43           | MCDS          | 5                                 | DED      | 1               | 4             |
| 44           | ЕМЕМО         | 5                                 | SECDED   | 1               | 8             |
| 45           | EMEM1         | 5                                 | SECDED   | 1               | 8             |
| 46           | Reserved      |                                   |          |                 |               |
| 47           | Reserved      |                                   |          |                 |               |
| 48           | EMEM_XTM      | 5                                 | SECDED   | 1               | 4             |
| 49           | SPU_BUFFER0   | 5                                 | SECDED   | 1               | 4             |
| 50           | SPU_BUFFER1   | 5                                 | SECDED   | 1               | 4             |
| 51           | SPU_CONFIG0   | 5                                 | SECDED   | 2               | 8             |
| 52           | SPU_CONFIG1   | 5                                 | SECDED   | 2               | 8             |
| 53           | Reserved      |                                   |          |                 |               |
| 54           | Reserved      |                                   |          |                 |               |
| 55           | Reserved      |                                   |          |                 |               |
| 56           | Reserved      |                                   |          |                 |               |
| 57           | Reserved      |                                   |          |                 |               |
| 58           | Reserved      |                                   |          |                 |               |
| 59           | Reserved      |                                   |          |                 |               |
| 60           | Reserved      |                                   |          |                 |               |
| 61           | Reserved      |                                   |          |                 |               |
| 62           | M_CAN10       | 5                                 | SECDED   | 1               | 16            |
| 63           | M_CAN20       | 5                                 | SECDED   | 1               | 16            |
| 64           | Reserved      |                                   |          |                 |               |
| 65           | Reserved      |                                   |          |                 |               |
| 66           | ERAY_OBF0     | 5                                 | SECDED   | 1               | 4             |
| 67           | Reserved      |                                   |          |                 |               |
| 68           | ERAY_TBF_IBF0 | 5                                 | SECDED   | 1               | 4             |



### Memory Test Unit (MTU)

# **Table 62** SSH instances (cont'd)

| (MCx)<br>x = | Module        | Error Addr Buffer<br>(ETRR) Depth | ECC type | ECC granularity | Mux<br>Factor |
|--------------|---------------|-----------------------------------|----------|-----------------|---------------|
| 69           | Reserved      |                                   |          |                 |               |
| 70           | ERAY_MBF0     | 5                                 | SECDED   | 1               | 4             |
| 71           | Reserved      |                                   |          |                 |               |
| 77           | SCR_XRAM      | 5                                 | SECDED   | 2               | 8             |
| 78           | SCR_RAMINT    | 5                                 | SECDED   | 1               | 4             |
| 79           | Reserved      |                                   |          |                 |               |
| 80           | Reserved      |                                   |          |                 |               |
| 81           | Reserved      |                                   |          |                 |               |
| 82           | GIGETH_RX_RAM | 5                                 | SECDED   | 1               | 4             |
| 83           | GIGETH_TX_RAM | 5                                 | SECDED   | 1               | 4             |
| 84           | Reserved      |                                   |          |                 |               |
| 85           | HSPDM_RAM     | 5                                 | SECDED   | 1               | 8             |
| 86- 87       | Reserved      |                                   |          |                 |               |
| 88           | SPU_FFT00     | 5                                 | SECDED   | 1               | 4             |
| 89           | SPU_FFT01     | 5                                 | SECDED   | 1               | 4             |
| 90           | SPU_FFT10     | 5                                 | SECDED   | 1               | 4             |
| 91           | SPU_FFT11     | 5                                 | SECDED   | 1               | 4             |
| 92           | SPU_FFT20     | 5                                 | SECDED   | 1               | 4             |
| 93           | SPU_FFT21     | 5                                 | SECDED   | 1               | 4             |
| 94           | SPU_FFT30     | 5                                 | SECDED   | 1               | 4             |
| 95           | SPU_FFT31     | 5                                 | SECDED   | 1               | 4             |



### 13.5.1 Ganging for SRAM test and initialization

Whenever an MBIST test or SRAM initialization is started via the MTU/SSH, there is a certain jump in the current consumption, due to the parallel accesses to the SRAM cells during the test or initialization. This current jump is different for the different SRAMs in the product, and depends on the size of the SRAM, the clock frequency e.t.c.

If too many SRAMs are tested or initialized in parallel, it may result in a significant current jump, which may put the device outside of the specified operating conditions. On the other hand, in order to reduce the overall test and/or initialization time, it may be imperative for the application to perform the test or initialization of many SRAMs in parallel.

In order to achieve this trade-off between current jump and test/initialization time - it is advised to partition the available SRAMs into different "Gangs". This is referred to as Ganging. The SRAMs in each Gang are all initialized/tested in parallel - while the Gangs themselves are executed in sequence, one after the other. This ensures that the current jump never exceeds the allowed limits, while at the same time the overall test time is minimized.

Gangs 0-16 are defined for the platform. Depending on the device and the number of implemented SRAMs, the number of gangs needed may be less. The numbering of the gangs is not important and does not signify any order

In the below ganging tables, a ganging configuration for this product is shown. This assumes a 4-march element (4N) non-destructive test  $(r,w^*,r^*,w)$  on a zero-data background (i.e. the SRAM is cleared with ECC-correct zero data). The same gangs may be used for SRAM initialization.

The provided ganging example is ensured to satisfy the specified limitations in current jumps of this device, while at the same time optimizing the overall test time. All implemented SRAMs are considered here. If certain SRAMs are not of interest to a particular application, then the gangs may be modified appropriately.

#### Table 63 GANG-0

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 44      | EMEM0         |
| 62      | M_CAN10       |
| 63      | M_CAN20       |

#### Table 64 GANG-1

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 45      | EMEM1         |

#### Table 65 GANG-2

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 34      | CPU0_DMEM1    |
| 35      | CPU1_DMEM1    |
| 70      | ERAY_MBF0     |
| 77      | SCR_XRAM      |



#### **Memory Test Unit (MTU)**

#### Table 66 GANG-3

| MCx(x=) | Module / SRAM  |
|---------|----------------|
| 04      | CPU0_DLMU_STBY |
| 30      | LMU00          |
| 31      | LMU10          |

#### Table 67 GANG-4

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 00      | CPU0_DMEM     |
| 05      | CPU1_DMEM     |
| 85      | HSPDM_RAM     |

#### Table 68 GANG-5

| MCx(x=) | Module / SRAM  |
|---------|----------------|
| 09      | CPU1_DLMU_STBY |
| 10      | CPU2_DMEM      |
| 43      | MCDS           |
| 51      | SPU_CONFIG0    |
| 78      | SCR_RAMINT     |
| 83      | GIGETH_TX_RAM  |

#### Table 69 GANG-6

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 02      | CPU0_PMEM     |
| 03      | CPU0_PTAG     |
| 08      | CPU1_PTAG     |
| 13      | CPU2_PTAG     |
| 14      | CPU2_DLMU     |
| 48      | EMEM_XTM      |
| 52      | SPUCONFIG1    |

#### Table 70 GANG-7

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 01      | CPU0_DTAG     |
| 07      | CPU1_PMEM     |
| 12      | CPU2_PMEM     |
| 68      | ERAY_TBF_IBF0 |
| 82      | GIGETH_RX_RAM |



#### Table 70 GANG-7

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 88      | SPU_FFT00     |
| 89      | SPU_FFT01     |

#### Table 71 GANG-8

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 06      | CPU1_DTAG     |
| 11      | CPU2_DTAG     |
| 49      | SPU_BUFFER0   |
| 50      | SPU_BUFFER1   |
| 90      | SPU_FFT10     |
| 91      | SPU_FFT11     |

#### Table 72 GANG-9

| MCx(x=) | Module / SRAM |
|---------|---------------|
| 41      | SADMA         |
| 66      | ERAY_OBF0     |
| 92      | SPU_FFT20     |
| 93      | SPU_FFT21     |
| 94      | SPU_FFT30     |
| 95      | SPU_FFT31     |

# 13.6 Connectivity

#### Table 73 Connections of MTU

| Interface Signals   | conn | ects                                  | Description                         |
|---------------------|------|---------------------------------------|-------------------------------------|
| MTU:CPU0DCMAP       | to   | cpu_pfi_pfrwb_0:tc162p<br>_dcache_map | CPU dcache mapped indicator per cpu |
| MTU:CPU1DCMAP       | to   | cpu_pfi_pfrwb_1:tc162p<br>_dcache_map | CPU dcache mapped indicator per cpu |
| MTU:CPU2DCMAP       | to   | cpu_2:tc162p_dcache_<br>map           | CPU dcache mapped indicator per cpu |
| MTU:CPU0PCMAP       | to   | cpu_pfi_pfrwb_0:tc162p<br>_pcache_map | CPU pcache mapped indicator per cpu |
| MTU:CPU1PCMAP       | to   | cpu_pfi_pfrwb_1:tc162p<br>_pcache_map | CPU pcache mapped indicator per cpu |
| MTU:CPU2PCMAP       | to   | cpu_2:tc162p_pcache_<br>map           | CPU pcache mapped indicator per cpu |
| MTU:dmu_no_ram_init | from | DMU:MTU_NO_RAMIN                      | Disable RAM auto-initialization     |
| MTU:scu_hsm_dbg     | from | SCU:scu_hsm_dbg                       | HSM debug enable from SCU           |



### Memory Test Unit (MTU)

### **Table 73** Connections of MTU (cont'd)

| Interface Signals          | connects |                      | Description                |
|----------------------------|----------|----------------------|----------------------------|
| MTU:sleep_n                | from     | SCU:scu_syst_sleep_n | Sleep request              |
| MTU:DONE_INT               | to       | INT:mtu.DONE_INT     | MTU Done Service Request   |
| MTU:tcu_hsm_dbg_analysis_e | from     | TCU:hsm_debug_mode   | HSM debug request from TCU |
| n                          |          |                      |                            |

# 13.7 Revision History

# Table 74 Revision History

| Reference        | Change to Previous Version                                          | Comment |
|------------------|---------------------------------------------------------------------|---------|
| V7.4.7           |                                                                     |         |
| Page 33          | Revision History entries up to V7.4.6 removed.                      |         |
| Page 30 -        | Ganging information updated.                                        |         |
| Page 32          |                                                                     |         |
| Page 32          | Connectivity information updated.                                   |         |
| V7.4.8           |                                                                     |         |
| Page 33          | Revision History entries up to V7.4.7 removed.                      |         |
| Page 9           | MEMMAP Reserved (not implemented) bits changed to "read".           |         |
| Page 3,          | "SADMA" changed to "Safety DMA" in short description of MEMTEST1/9, |         |
| <b>Page 16</b> , | MEMDONE1/9 and MEMFDA1/9 bit fields.                                |         |
| Page 21          |                                                                     |         |
| V7.4.9           |                                                                     |         |
| Page 30          | Typo fixed (CPUx_DMEM2 -> CPUx_DMEM1).                              |         |
| V7.4.10          |                                                                     |         |
| _                | No functional changes.                                              |         |
| V7.4.11          |                                                                     |         |
| _                | No functional changes.                                              |         |
| V7.4.12          |                                                                     |         |
| _                | No functional changes.                                              |         |
| V7.4.13          |                                                                     |         |
| Page 12          | Wrongly mentioned bit field in MTU_MEMSTATi (i=2) fixed.            |         |



General Purpose I/O Ports and Peripheral I/O Lines (Ports)

# 14 General Purpose I/O Ports and Peripheral I/O Lines (Ports)

This chapter supplements the family documentation with device specific information for TC35x.

# **14.1** TC35x Specific IP Configuration

The Ports configuration (which Port modules are implemented, their width and functionality) is represented by the device specific register set shown in this chapter.

## 14.2 TC35x Specific Register Set

Table 75 Register Address Space - Pn

| Module | Base Address          | End Address           | Note                    |
|--------|-----------------------|-----------------------|-------------------------|
| P00    | F003A000 <sub>H</sub> | F003A0FF <sub>H</sub> | SPB bus slave interface |
| P02    | F003A200 <sub>H</sub> | F003A2FF <sub>H</sub> | SPB bus slave interface |
| P10    | F003AA00 <sub>H</sub> | F003AAFF <sub>H</sub> | SPB bus slave interface |
| P11    | F003AB00 <sub>H</sub> | F003ABFF <sub>H</sub> | SPB bus slave interface |
| P12    | F003AC00 <sub>H</sub> | F003ACFF <sub>H</sub> | SPB bus slave interface |
| P14    | F003AE00 <sub>H</sub> | F003AEFF <sub>H</sub> | SPB bus slave interface |
| P15    | F003AF00 <sub>H</sub> | F003AFFF <sub>H</sub> | SPB bus slave interface |
| P20    | F003B400 <sub>H</sub> | F003B4FF <sub>H</sub> | SPB bus slave interface |
| P21    | F003B500 <sub>H</sub> | F003B5FF <sub>H</sub> | SPB bus slave interface |
| P22    | F003B600 <sub>H</sub> | F003B6FF <sub>H</sub> | SPB bus slave interface |
| P23    | F003B700 <sub>H</sub> | F003B7FF <sub>H</sub> | SPB bus slave interface |
| P32    | F003C000 <sub>H</sub> | F003C0FF <sub>H</sub> | SPB bus slave interface |
| P33    | F003C100 <sub>H</sub> | F003C1FF <sub>H</sub> | SPB bus slave interface |
| P34    | F003C200 <sub>H</sub> | F003C2FF <sub>H</sub> | SPB bus slave interface |

### **Register Overview Tables of Pn**

Table 76 Register Overview - P00 (ascending Offset Address)

| Short Name | Long Name                                  | Offset<br>Address | Access Mode |        | Reset                | Page   |
|------------|--------------------------------------------|-------------------|-------------|--------|----------------------|--------|
|            |                                            |                   | Read        | Write  |                      | Number |
| P00_OUT    | Port 00 Output Register                    | 000 <sub>H</sub>  | U,SV        | U,SV,P | Application<br>Reset | 23     |
| P00_OMR    | Port 00 Output Modification<br>Register    | 004 <sub>H</sub>  | U,SV        | U,SV,P | Application<br>Reset | 26     |
| P00_ID     | Port 00 Identification<br>Register         | 008 <sub>H</sub>  | U,SV        | BE     | Application<br>Reset | 31     |
|            | Reserved (004 <sub>H</sub> Byte)           | 00C <sub>H</sub>  | BE          | BE     |                      |        |
| P00_IOCR0  | Port 00 Input/Output<br>Control Register 0 | 010 <sub>H</sub>  | U,SV        | U,SV,P | See page 32          | 32     |
| P00_IOCR4  | Port 00 Input/Output<br>Control Register 4 | 014 <sub>H</sub>  | U,SV        | U,SV,P | See page 36          | 36     |



### General Purpose I/O Ports and Peripheral I/O Lines (Ports)

**Table 76** Register Overview - P00 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                         | Offset                    | Access | Mode   | Reset                | Page   |
|------------|---------------------------------------------------|---------------------------|--------|--------|----------------------|--------|
|            |                                                   | Address                   | Read   | Write  |                      | Number |
| P00_IOCR8  | Port 00 Input/Output<br>Control Register 8        | 018 <sub>H</sub>          | U,SV   | U,SV,P | See page 39          | 39     |
| P00_IOCR12 | Port 00 Input/Output<br>Control Register 12       | 01C <sub>H</sub>          | U,SV   | U,SV,P | See page 41          | 41     |
|            | Reserved (004 <sub>H</sub> Byte)                  | 020 <sub>H</sub>          | BE     | BE     |                      |        |
| P00_IN     | Port 00 Input Register                            | 024 <sub>H</sub>          | U,SV   | BE     | Application<br>Reset | 42     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x*<br>4 | BE     | BE     |                      |        |
| P00_PDR0   | Port 00 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>          | U,SV   | SV,E,P | See page 45          | 45     |
| P00_PDR1   | Port 00 Pad Driver Mode<br>Register 1             | 044 <sub>H</sub>          | U,SV   | SV,E,P | See page 50          | 50     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x*      | BE     | BE     |                      |        |
| P00_ESR    | Port 00 Emergency Stop<br>Register                | 050 <sub>H</sub>          | U,SV   | SV,E,P | Application<br>Reset | 52     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x*      | BE     | BE     |                      |        |
| P00_PDISC  | Port 00 Pin Function<br>Decision Control Register | 060 <sub>H</sub>          | U,SV   | SV,E,P | See page 58          | 58     |
| P00_PCSR   | Port 00 Pin Controller Select<br>Register         | 064 <sub>H</sub>          | U,SV   | SV,SE  | Application<br>Reset | 63     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x*      | BE     | BE     |                      |        |
| P00_OMSR0  | Port 00 Output Modification<br>Set Register 0     | 070 <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 69     |
| P00_OMSR4  | Port 00 Output Modification<br>Set Register 4     | 074 <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 72     |
| P00_OMSR8  | Port 00 Output Modification<br>Set Register 8     | 078 <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 74     |
| P00_OMSR12 | Port 00 Output Modification<br>Set Register 12    | 07C <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 75     |
| P00_OMCR0  | Port 00 Output Modification<br>Clear Register 0   | 080 <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 76     |
| P00_OMCR4  | Port 00 Output Modification<br>Clear Register 4   | 084 <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 78     |
| P00_OMCR8  | Port 00 Output Modification<br>Clear Register 8   | 088 <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 81     |
| P00_OMCR12 | Port 00 Output Modification<br>Clear Register 12  | 08C <sub>H</sub>          | U,SV   | U,SV,P | Application<br>Reset | 82     |



### General Purpose I/O Ports and Peripheral I/O Lines (Ports)

Table 76 Register Overview - P00 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                     | Offset               | Access | Mode   | Reset                | Page<br>Number |
|------------|-----------------------------------------------|----------------------|--------|--------|----------------------|----------------|
|            |                                               | Address              | Read   | Write  |                      |                |
| P00_OMSR   | Port 00 Output Modification<br>Set Register   | 090 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 83             |
| P00_OMCR   | Port 00 Output Modification<br>Clear Register | 094 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 86             |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)   | 098 <sub>H</sub> +x* | BE     | BE     |                      |                |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)  | 0C0 <sub>H</sub> +x* | BE     | BE     |                      |                |
| P00_ACCEN1 | Port 00 Access Enable<br>Register 1           | 0F8 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 92             |
| P00_ACCEN0 | Port 00 Access Enable<br>Register 0           | 0FC <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 94             |

Table 77 Register Overview - P02 (ascending Offset Address)

| Short Name | Long Name                                   | Offset<br>Address    | Access Mode |        | Reset                | Page   |
|------------|---------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|            |                                             |                      | Read        | Write  |                      | Number |
| P02_OUT    | Port 02 Output Register                     | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 24     |
| P02_OMR    | Port 02 Output Modification<br>Register     | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 28     |
| P02_ID     | Port 02 Identification<br>Register          | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 31     |
|            | Reserved (004 <sub>H</sub> Byte)            | 00C <sub>H</sub>     | BE          | BE     |                      |        |
| P02_IOCR0  | Port 02 Input/Output<br>Control Register 0  | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 32          | 32     |
| P02_IOCR4  | Port 02 Input/Output<br>Control Register 4  | 014 <sub>H</sub>     | U,SV        | U,SV,P | See page 36          | 36     |
| P02_IOCR8  | Port 02 Input/Output<br>Control Register 8  | 018 <sub>H</sub>     | U,SV        | U,SV,P | See page 39          | 39     |
|            | Reserved (004 <sub>H</sub> Byte)            | 020 <sub>H</sub>     | BE          | BE     |                      |        |
| P02_IN     | Port 02 Input Register                      | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 43     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5) | 028 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P02_PDR0   | Port 02 Pad Driver Mode<br>Register 0       | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45     |
| P02_PDR1   | Port 02 Pad Driver Mode<br>Register 1       | 044 <sub>H</sub>     | U,SV        | SV,E,P | See page 51          | 51     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1) | 048 <sub>H</sub> +x* | BE          | BE     |                      |        |



**Table 77** Register Overview - P02 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                         | Offset               | Access | Mode   | Reset                | Page   |
|-------------------|---------------------------------------------------|----------------------|--------|--------|----------------------|--------|
|                   |                                                   | Address              | Read   | Write  |                      | Number |
| P02_ESR           | Port 02 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | 54     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P02_PDISC         | Port 02 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV   | SV,E,P | See page 60          | 60     |
| P02_PCSR          | Port 02 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 64     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P02_OMSR0         | Port 02 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 69     |
| P02_OMSR4         | Port 02 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 72     |
| P02_OMSR8         | Port 02 Output Modification<br>Set Register 8     | 078 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 74     |
| P02_OMCR0         | Port 02 Output Modification<br>Clear Register 0   | 080 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 76     |
| P02_OMCR4         | Port 02 Output Modification<br>Clear Register 4   | 084 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 78     |
| P02_OMCR8         | Port 02 Output Modification<br>Clear Register 8   | 088 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 81     |
| P02_OMSR          | Port 02 Output Modification<br>Set Register       | 090 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 84     |
| P02_OMCR          | Port 02 Output Modification<br>Clear Register     | 094 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 88     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 098 <sub>H</sub> +x* | BE     | BE     |                      |        |
| _                 | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)      | 0C0 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P02_ACCEN1        | Port 02 Access Enable<br>Register 1               | 0F8 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 92     |
| P02_ACCEN0        | Port 02 Access Enable<br>Register 0               | 0FC <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 94     |



Table 78 Register Overview - P10 (ascending Offset Address)

| Short Name | Long Name                                         | Offset<br>Address    | Access Mode |        | Reset                | Page   |
|------------|---------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|            |                                                   |                      | Read        | Write  |                      | Number |
| P10_OUT    | Port 10 Output Register                           | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 24     |
| P10_OMR    | Port 10 Output Modification<br>Register           | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 28     |
| P10_ID     | Port 10 Identification<br>Register                | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 31     |
|            | Reserved (004 <sub>H</sub> Byte)                  | 00C <sub>H</sub>     | BE          | BE     |                      |        |
| P10_IOCR0  | Port 10 Input/Output<br>Control Register 0        | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 32          | 32     |
| P10_IOCR4  | Port 10 Input/Output<br>Control Register 4        | 014 <sub>H</sub>     | U,SV        | U,SV,P | See page 36          | 36     |
| P10_IOCR8  | Port 10 Input/Output<br>Control Register 8        | 018 <sub>H</sub>     | U,SV        | U,SV,P | See page 39          | 39     |
|            | Reserved (004 <sub>H</sub> Byte)                  | 020 <sub>H</sub>     | BE          | BE     |                      |        |
| P10_IN     | Port 10 Input Register                            | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 43     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P10_PDR0   | Port 10 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45     |
| P10_PDR1   | Port 10 Pad Driver Mode<br>Register 1             | 044 <sub>H</sub>     | U,SV        | SV,E,P | See page 51          | 51     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P10_ESR    | Port 10 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 54     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P10_PDISC  | Port 10 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 60          | 60     |
| P10_PCSR   | Port 10 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 64     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P10_OMSR0  | Port 10 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 69     |
| P10_OMSR4  | Port 10 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 72     |
| P10_OMSR8  | Port 10 Output Modification<br>Set Register 8     | 078 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 74     |



**Table 78** Register Overview - P10 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                       | Offset<br>Address    | Access Mode |        | Reset                | Page   |
|-------------------|-------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|                   |                                                 |                      | Read        | Write  |                      | Number |
| P10_OMCR0         | Port 10 Output Modification<br>Clear Register 0 | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 76     |
| P10_OMCR4         | Port 10 Output Modification<br>Clear Register 4 | 084 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 78     |
| P10_OMCR8         | Port 10 Output Modification<br>Clear Register 8 | 088 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 81     |
| P10_OMSR          | Port 10 Output Modification<br>Set Register     | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 84     |
| P10_OMCR          | Port 10 Output Modification<br>Clear Register   | 094 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 88     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 098 <sub>H</sub> +x* | BE          | BE     |                      |        |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)    | 0C0 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P10_ACCEN1        | Port 10 Access Enable<br>Register 1             | 0F8 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 92     |
| P10_ACCEN0        | Port 10 Access Enable<br>Register 0             | 0FC <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 94     |

Table 79 Register Overview - P11 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                   | Offset<br>Address | Access Mode |        | Reset                | Page   |
|-------------------|---------------------------------------------|-------------------|-------------|--------|----------------------|--------|
|                   |                                             |                   | Read        | Write  |                      | Number |
| P11_OUT           | Port 11 Output Register                     | 000 <sub>H</sub>  | U,SV        | U,SV,P | Application<br>Reset | 23     |
| P11_OMR           | Port 11 Output Modification<br>Register     | 004 <sub>H</sub>  | U,SV        | U,SV,P | Application<br>Reset | 26     |
| P11_ID            | Port 11 Identification<br>Register          | 008 <sub>H</sub>  | U,SV        | BE     | Application<br>Reset | 31     |
|                   | Reserved (004 <sub>H</sub> Byte)            | 00C <sub>H</sub>  | BE          | BE     |                      |        |
| P11_IOCR0         | Port 11 Input/Output<br>Control Register 0  | 010 <sub>H</sub>  | U,SV        | U,SV,P | See page 32          | 32     |
| P11_IOCR4         | Port 11 Input/Output<br>Control Register 4  | 014 <sub>H</sub>  | U,SV        | U,SV,P | See page 36          | 36     |
| P11_IOCR8         | Port 11 Input/Output<br>Control Register 8  | 018 <sub>H</sub>  | U,SV        | U,SV,P | See page 39          | 39     |
| P11_IOCR12        | Port 11 Input/Output<br>Control Register 12 | 01C <sub>H</sub>  | U,SV        | U,SV,P | See page 41          | 41     |
|                   | Reserved (004 <sub>H</sub> Byte)            | 020 <sub>H</sub>  | BE          | BE     |                      |        |
| P11_IN            | Port 11 Input Register                      | 024 <sub>H</sub>  | U,SV        | BE     | Application<br>Reset | 42     |



**Table 79** Register Overview - P11 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                         | Offset               | Access Mode |        | Reset                | Page  |
|-------------------|---------------------------------------------------|----------------------|-------------|--------|----------------------|-------|
|                   |                                                   | Address              | Read        | Write  |                      | Numbe |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P11_PDR0          | Port 11 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45    |
| P11_PDR1          | Port 11 Pad Driver Mode<br>Register 1             | 044 <sub>H</sub>     | U,SV        | SV,E,P | See page 50          | 50    |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P11_ESR           | Port 11 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 52    |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P11_PDISC         | Port 11 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 58          | 58    |
| P11_PCSR          | Port 11 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 65    |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P11_OMSR0         | Port 11 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 69    |
| P11_OMSR4         | Port 11 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 72    |
| P11_OMSR8         | Port 11 Output Modification<br>Set Register 8     | 078 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 74    |
| P11_OMSR12        | Port 11 Output Modification<br>Set Register 12    | 07C <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 75    |
| P11_OMCR0         | Port 11 Output Modification<br>Clear Register 0   | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 76    |
| P11_OMCR4         | Port 11 Output Modification<br>Clear Register 4   | 084 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 78    |
| P11_OMCR8         | Port 11 Output Modification<br>Clear Register 8   | 088 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 81    |
| P11_OMCR12        | Port 11 Output Modification<br>Clear Register 12  | 08C <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 82    |
| P11_OMSR          | Port 11 Output Modification<br>Set Register       | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 83    |
| P11_OMCR          | Port 11 Output Modification<br>Clear Register     | 094 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 86    |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 098 <sub>H</sub> +x* | BE          | BE     |                      |       |



V2.0.0

2021-02

### General Purpose I/O Ports and Peripheral I/O Lines (Ports)

**Table 79** Register Overview - P11 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                    | Offset               | Access Mode |       | Reset                | Page   |
|------------|----------------------------------------------|----------------------|-------------|-------|----------------------|--------|
|            |                                              | Address              | Read        | Write |                      | Number |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13) | 0C0 <sub>H</sub> +x* | BE          | BE    |                      |        |
| P11_ACCEN1 | Port 11 Access Enable<br>Register 1          | 0F8 <sub>H</sub>     | U,SV        | SV,SE | Application<br>Reset | 92     |
| P11_ACCEN0 | Port 11 Access Enable<br>Register 0          | 0FC <sub>H</sub>     | U,SV        | SV,SE | Application<br>Reset | 94     |

### Table 80 Register Overview - P12 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                         | Offset               | Access Mode |        | Reset                | Page   |
|-------------------|---------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|                   |                                                   | Address              | Read        | Write  |                      | Number |
| P12_OUT           | Port 12 Output Register                           | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 25     |
| P12_OMR           | Port 12 Output Modification<br>Register           | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 29     |
| P12_ID            | Port 12 Identification<br>Register                | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 31     |
|                   | Reserved (004 <sub>H</sub> Byte)                  | 00C <sub>H</sub>     | BE          | BE     |                      |        |
| P12_IOCR0         | Port 12 Input/Output<br>Control Register 0        | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 32          | 32     |
|                   | Reserved (004 <sub>H</sub> Byte)                  | 020 <sub>H</sub>     | BE          | BE     |                      |        |
| P12_IN            | Port 12 Input Register                            | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 44     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P12_PDR0          | Port 12 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 49          | 49     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P12_ESR           | Port 12 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 55     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P12_PDISC         | Port 12 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 61          | 61     |
| P12_PCSR          | Port 12 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 66     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P12_OMSR0         | Port 12 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 69     |



 Table 80
 Register Overview - P12 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                       | Offset<br>Address    | Access Mode |        | Reset                | Page   |
|-------------------|-------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|                   |                                                 |                      | Read        | Write  |                      | Number |
| P12_OMCR0         | Port 12 Output Modification<br>Clear Register 0 | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 76     |
| P12_OMSR          | Port 12 Output Modification<br>Set Register     | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 85     |
| P12_OMCR          | Port 12 Output Modification<br>Clear Register   | 094 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 89     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 098 <sub>H</sub> +x* | BE          | BE     |                      |        |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)    | 0C0 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P12_ACCEN1        | Port 12 Access Enable<br>Register 1             | 0F8 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 92     |
| P12_ACCEN0        | Port 12 Access Enable<br>Register 0             | 0FC <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 94     |

Table 81 Register Overview - P14 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                   | Offset               | Access Mode |        | Reset                | Page   |
|-------------------|---------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|                   |                                             | Address              | Read        | Write  |                      | Number |
| P14_OUT           | Port 14 Output Register                     | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 24     |
| P14_OMR           | Port 14 Output Modification<br>Register     | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 28     |
| P14_ID            | Port 14 Identification<br>Register          | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 31     |
|                   | Reserved (004 <sub>H</sub> Byte)            | 00C <sub>H</sub>     | BE          | BE     |                      |        |
| P14_IOCR0         | Port 14 Input/Output<br>Control Register 0  | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 32          | 32     |
| P14_IOCR4         | Port 14 Input/Output<br>Control Register 4  | 014 <sub>H</sub>     | U,SV        | U,SV,P | See page 36          | 36     |
| P14_IOCR8         | Port 14 Input/Output<br>Control Register 8  | 018 <sub>H</sub>     | U,SV        | U,SV,P | See page 39          | 39     |
|                   | Reserved (004 <sub>H</sub> Byte)            | 020 <sub>H</sub>     | BE          | BE     |                      |        |
| P14_IN            | Port 14 Input Register                      | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 43     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5) | 028 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P14_PDR0          | Port 14 Pad Driver Mode<br>Register 0       | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45     |
| P14_PDR1          | Port 14 Pad Driver Mode<br>Register 1       | 044 <sub>H</sub>     | U,SV        | SV,E,P | See page 51          | 51     |



**Table 81** Register Overview - P14 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                         | Offset<br>Address    | <b>Access Mode</b> |        | Reset                | Page   |
|------------|---------------------------------------------------|----------------------|--------------------|--------|----------------------|--------|
|            |                                                   |                      | Read               | Write  |                      | Number |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE                 | BE     |                      |        |
| P14_ESR    | Port 14 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV               | SV,E,P | Application<br>Reset | 54     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE                 | BE     |                      |        |
| P14_PDISC  | Port 14 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV               | SV,E,P | See page 60          | 60     |
| P14_PCSR   | Port 14 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV               | SV,SE  | Application<br>Reset | 64     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE                 | BE     |                      |        |
| P14_OMSR0  | Port 14 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 69     |
| P14_OMSR4  | Port 14 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 72     |
| P14_OMSR8  | Port 14 Output Modification<br>Set Register 8     | 078 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 74     |
| P14_OMCR0  | Port 14 Output Modification<br>Clear Register 0   | 080 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 76     |
| P14_OMCR4  | Port 14 Output Modification<br>Clear Register 4   | 084 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 78     |
| P14_OMCR8  | Port 14 Output Modification<br>Clear Register 8   | 088 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 81     |
| P14_OMSR   | Port 14 Output Modification<br>Set Register       | 090 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 84     |
| P14_OMCR   | Port 14 Output Modification<br>Clear Register     | 094 <sub>H</sub>     | U,SV               | U,SV,P | Application<br>Reset | 88     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 098 <sub>H</sub> +x* | BE                 | BE     |                      |        |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)      | 0C0 <sub>H</sub> +x* | BE                 | BE     |                      |        |
| P14_ACCEN1 | Port 14 Access Enable<br>Register 1               | 0F8 <sub>H</sub>     | U,SV               | SV,SE  | Application<br>Reset | 92     |
| P14_ACCEN0 | Port 14 Access Enable<br>Register 0               | 0FC <sub>H</sub>     | U,SV               | SV,SE  | Application<br>Reset | 94     |



Table 82 Register Overview - P15 (ascending Offset Address)

| Short Name | Long Name                                         | Offset               | Access Mode |        | Reset                | Page   |
|------------|---------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|            |                                                   | Address              | Read        | Write  |                      | Number |
| P15_OUT    | Port 15 Output Register                           | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 24     |
| P15_OMR    | Port 15 Output Modification<br>Register           | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 28     |
| P15_ID     | Port 15 Identification<br>Register                | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 31     |
|            | Reserved (004 <sub>H</sub> Byte)                  | 00C <sub>H</sub>     | BE          | BE     |                      |        |
| P15_IOCR0  | Port 15 Input/Output<br>Control Register 0        | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 32          | 32     |
| P15_IOCR4  | Port 15 Input/Output<br>Control Register 4        | 014 <sub>H</sub>     | U,SV        | U,SV,P | See page 36          | 36     |
| P15_IOCR8  | Port 15 Input/Output<br>Control Register 8        | 018 <sub>H</sub>     | U,SV        | U,SV,P | See page 39          | 39     |
|            | Reserved (004 <sub>H</sub> Byte)                  | 020 <sub>H</sub>     | BE          | BE     |                      |        |
| P15_IN     | Port 15 Input Register                            | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 43     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P15_PDR0   | Port 15 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45     |
| P15_PDR1   | Port 15 Pad Driver Mode<br>Register 1             | 044 <sub>H</sub>     | U,SV        | SV,E,P | See page 51          | 51     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P15_ESR    | Port 15 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 54     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P15_PDISC  | Port 15 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 60          | 60     |
| P15_PCSR   | Port 15 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 64     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P15_OMSR0  | Port 15 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 69     |
| P15_OMSR4  | Port 15 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 72     |
| P15_OMSR8  | Port 15 Output Modification<br>Set Register 8     | 078 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 74     |



**Table 82** Register Overview - P15 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                       | Offset<br>Address    | Access Mode |        | Reset                | Page   |
|-------------------|-------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|                   |                                                 |                      | Read        | Write  |                      | Number |
| P15_OMCR0         | Port 15 Output Modification<br>Clear Register 0 | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 76     |
| P15_OMCR4         | Port 15 Output Modification<br>Clear Register 4 | 084 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 78     |
| P15_OMCR8         | Port 15 Output Modification<br>Clear Register 8 | 088 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 81     |
| P15_OMSR          | Port 15 Output Modification<br>Set Register     | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 84     |
| P15_OMCR          | Port 15 Output Modification<br>Clear Register   | 094 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 88     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 098 <sub>H</sub> +x* | BE          | BE     |                      |        |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)    | 0C0 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P15_ACCEN1        | Port 15 Access Enable<br>Register 1             | 0F8 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 92     |
| P15_ACCEN0        | Port 15 Access Enable<br>Register 0             | 0FC <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 94     |

Table 83 Register Overview - P20 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                   | Offset           | Access Mode |        | Reset                | Page   |
|-------------------|---------------------------------------------|------------------|-------------|--------|----------------------|--------|
|                   |                                             | Address          | Read        | Write  |                      | Number |
| P20_OUT           | Port 20 Output Register                     | 000 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | 23     |
| P20_OMR           | Port 20 Output Modification<br>Register     | 004 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | 26     |
| P20_ID            | Port 20 Identification<br>Register          | 008 <sub>H</sub> | U,SV        | BE     | Application<br>Reset | 31     |
|                   | Reserved (004 <sub>H</sub> Byte)            | 00C <sub>H</sub> | BE          | BE     |                      |        |
| P20_IOCR0         | Port 20 Input/Output<br>Control Register 0  | 010 <sub>H</sub> | U,SV        | U,SV,P | See page 32          | 32     |
| P20_IOCR4         | Port 20 Input/Output<br>Control Register 4  | 014 <sub>H</sub> | U,SV        | U,SV,P | See page 36          | 36     |
| P20_IOCR8         | Port 20 Input/Output<br>Control Register 8  | 018 <sub>H</sub> | U,SV        | U,SV,P | See page 39          | 39     |
| P20_IOCR12        | Port 20 Input/Output<br>Control Register 12 | 01C <sub>H</sub> | U,SV        | U,SV,P | See page 41          | 41     |
|                   | Reserved (004 <sub>H</sub> Byte)            | 020 <sub>H</sub> | BE          | BE     |                      |        |
| P20_IN            | Port 20 Input Register                      | 024 <sub>H</sub> | U,SV        | BE     | Application<br>Reset | 42     |



 Table 83
 Register Overview - P20 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                         | Offset               | Access Mode |        | Reset                | Page  |
|------------|---------------------------------------------------|----------------------|-------------|--------|----------------------|-------|
|            |                                                   | Address              | Read        | Write  |                      | Numbe |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P20_PDR0   | Port 20 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45    |
| P20_PDR1   | Port 20 Pad Driver Mode<br>Register 1             | 044 <sub>H</sub>     | U,SV        | SV,E,P | See page 50          | 50    |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P20_ESR    | Port 20 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 52    |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P20_PDISC  | Port 20 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 58          | 58    |
| P20_PCSR   | Port 20 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 63    |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P20_OMSR0  | Port 20 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 69    |
| P20_OMSR4  | Port 20 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 72    |
| P20_OMSR8  | Port 20 Output Modification<br>Set Register 8     | 078 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 74    |
| P20_OMSR12 | Port 20 Output Modification<br>Set Register 12    | 07C <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 75    |
| P20_OMCR0  | Port 20 Output Modification<br>Clear Register 0   | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 76    |
| P20_OMCR4  | Port 20 Output Modification<br>Clear Register 4   | 084 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 78    |
| P20_OMCR8  | Port 20 Output Modification<br>Clear Register 8   | 088 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 81    |
| P20_OMCR12 | Port 20 Output Modification<br>Clear Register 12  | 08C <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 82    |
| P20_OMSR   | Port 20 Output Modification<br>Set Register       | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 83    |
| P20_OMCR   | Port 20 Output Modification<br>Clear Register     | 094 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 86    |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 098 <sub>H</sub> +x* | BE          | BE     |                      |       |



 Table 83
 Register Overview - P20 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                    | Offset               | Access Mode |       | Reset                | Page   |
|-------------------|----------------------------------------------|----------------------|-------------|-------|----------------------|--------|
|                   |                                              | Address              | Read        | Write |                      | Number |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13) | 0C0 <sub>H</sub> +x* | BE          | BE    |                      |        |
| P20_ACCEN1        | Port 20 Access Enable<br>Register 1          | 0F8 <sub>H</sub>     | U,SV        | SV,SE | Application<br>Reset | 92     |
| P20_ACCEN0        | Port 20 Access Enable<br>Register 0          | 0FC <sub>H</sub>     | U,SV        | SV,SE | Application<br>Reset | 94     |

# Table 84 Register Overview - P21 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                         | Offset               | Access Mode |        | Reset                | Page   |
|-------------------|---------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|                   |                                                   | Address              | Read        | Write  |                      | Number |
| P21_OUT           | Port 21 Output Register                           | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 26     |
| P21_OMR           | Port 21 Output Modification<br>Register           | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 30     |
| P21_ID            | Port 21 Identification<br>Register                | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 31     |
|                   | Reserved (004 <sub>H</sub> Byte)                  | 00C <sub>H</sub>     | BE          | BE     |                      |        |
| P21_IOCR0         | Port 21 Input/Output<br>Control Register 0        | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 32          | 32     |
| P21_IOCR4         | Port 21 Input/Output<br>Control Register 4        | 014 <sub>H</sub>     | U,SV        | U,SV,P | See page 36          | 36     |
|                   | Reserved (004 <sub>H</sub> Byte)                  | 020 <sub>H</sub>     | BE          | BE     |                      |        |
| P21_IN            | Port 21 Input Register                            | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 44     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P21_PDR0          | Port 21 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P21_ESR           | Port 21 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 56     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P21_PDISC         | Port 21 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 62          | 62     |
| P21_PCSR          | Port 21 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 67     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE          | BE     |                      |        |



**Table 84** Register Overview - P21 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                       | Offset               | Access Mode |        | Reset                | Page   |
|------------|-------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|            |                                                 | Address              | Read        | Write  |                      | Numbei |
| P21_OMSR0  | Port 21 Output Modification<br>Set Register 0   | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 69     |
| P21_OMSR4  | Port 21 Output Modification<br>Set Register 4   | 074 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 72     |
| P21_OMCR0  | Port 21 Output Modification<br>Clear Register 0 | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 76     |
| P21_OMCR4  | Port 21 Output Modification<br>Clear Register 4 | 084 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 78     |
| P21_OMSR   | Port 21 Output Modification<br>Set Register     | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 86     |
| P21_OMCR   | Port 21 Output Modification<br>Clear Register   | 094 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 90     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 098 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P21_LPCRx  | Port 21 LVDS Pad Control<br>Register x          | 0A0 <sub>H</sub> +x* | U,SV        | SV,E,P | See page 90          | 90     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)    | 0C0 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P21_ACCEN1 | Port 21 Access Enable<br>Register 1             | 0F8 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 92     |
| P21_ACCEN0 | Port 21 Access Enable<br>Register 0             | 0FC <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 94     |

Table 85 Register Overview - P22 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                  | Offset           | Access Mode |        | Reset                | Page   |
|-------------------|--------------------------------------------|------------------|-------------|--------|----------------------|--------|
|                   |                                            | Address          | Read        | Write  |                      | Number |
| P22_OUT           | Port 22 Output Register                    | 000 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | 26     |
| P22_OMR           | Port 22 Output Modification<br>Register    | 004 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | 30     |
| P22_ID            | Port 22 Identification<br>Register         | 008 <sub>H</sub> | U,SV        | BE     | Application<br>Reset | 31     |
|                   | Reserved (004 <sub>H</sub> Byte)           | 00C <sub>H</sub> | BE          | BE     |                      |        |
| P22_IOCR0         | Port 22 Input/Output<br>Control Register 0 | 010 <sub>H</sub> | U,SV        | U,SV,P | See page 32          | 32     |
| P22_IOCR4         | Port 22 Input/Output<br>Control Register 4 | 014 <sub>H</sub> | U,SV        | U,SV,P | See page 36          | 36     |
|                   | Reserved (004 <sub>H</sub> Byte)           | 020 <sub>H</sub> | BE          | BE     |                      |        |
| P22_IN            | Port 22 Input Register                     | 024 <sub>H</sub> | U,SV        | BE     | Application<br>Reset | 44     |



**Table 85** Register Overview - P22 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                         | Offset               | Access | Mode   | Reset                | Page   |
|-------------------|---------------------------------------------------|----------------------|--------|--------|----------------------|--------|
|                   |                                                   | Address              | Read   | Write  |                      | Number |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P22_PDR0          | Port 22 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV   | SV,E,P | See page 45          | 45     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P22_ESR           | Port 22 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | 57     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P22_PDISC         | Port 22 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV   | SV,E,P | See page 62          | 62     |
| P22_PCSR          | Port 22 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 67     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P22_OMSR0         | Port 22 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 69     |
| P22_OMSR4         | Port 22 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 72     |
| P22_OMCR0         | Port 22 Output Modification<br>Clear Register 0   | 080 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 76     |
| P22_OMCR4         | Port 22 Output Modification<br>Clear Register 4   | 084 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 78     |
| P22_OMSR          | Port 22 Output Modification<br>Set Register       | 090 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 86     |
| P22_OMCR          | Port 22 Output Modification<br>Clear Register     | 094 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 90     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 098 <sub>H</sub> +x* | BE     | BE     |                      |        |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)      | 0C0 <sub>H</sub> +x* | BE     | BE     |                      |        |
| P22_ACCEN1        | Port 22 Access Enable<br>Register 1               | 0F8 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 92     |
| P22_ACCEN0        | Port 22 Access Enable<br>Register 0               | 0FC <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 94     |



Table 86 Register Overview - P23 (ascending Offset Address)

| Short Name | Long Name                                         | Offset               | Access Mode |        | Reset                | Page   |
|------------|---------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|            |                                                   | Address              | Read        | Write  |                      | Number |
| P23_OUT    | Port 23 Output Register                           | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 26     |
| P23_OMR    | Port 23 Output Modification<br>Register           | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 30     |
| P23_ID     | Port 23 Identification<br>Register                | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 32     |
|            | Reserved (004 <sub>H</sub> Byte)                  | 00C <sub>H</sub>     | BE          | BE     |                      |        |
| P23_IOCR0  | Port 23 Input/Output<br>Control Register 0        | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 35          | 35     |
| P23_IOCR4  | Port 23 Input/Output<br>Control Register 4        | 014 <sub>H</sub>     | U,SV        | U,SV,P | See page 36          | 36     |
|            | Reserved (004 <sub>H</sub> Byte)                  | 020 <sub>H</sub>     | BE          | BE     |                      |        |
| P23_IN     | Port 23 Input Register                            | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 44     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P23_PDR0   | Port 23 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 45          | 45     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P23_ESR    | Port 23 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 57     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P23_PDISC  | Port 23 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 62          | 62     |
| P23_PCSR   | Port 23 Pin Controller Select<br>Register         | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 67     |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 068 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P23_OMSR0  | Port 23 Output Modification<br>Set Register 0     | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 71     |
| P23_OMSR4  | Port 23 Output Modification<br>Set Register 4     | 074 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 72     |
| P23_OMCR0  | Port 23 Output Modification<br>Clear Register 0   | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 77     |
| P23_OMCR4  | Port 23 Output Modification<br>Clear Register 4   | 084 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 78     |
| P23_OMSR   | Port 23 Output Modification<br>Set Register       | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 86     |



**Table 86** Register Overview - P23 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                     | Offset               | Access | Mode   | Reset                | Page<br>Number |
|------------|-----------------------------------------------|----------------------|--------|--------|----------------------|----------------|
|            |                                               | Address              | Read   | Write  |                      |                |
| P23_OMCR   | Port 23 Output Modification<br>Clear Register | 094 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 90             |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)   | 098 <sub>H</sub> +x* | BE     | BE     |                      |                |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)  | 0C0 <sub>H</sub> +x* | BE     | BE     |                      |                |
| P23_ACCEN1 | Port 23 Access Enable<br>Register 1           | 0F8 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 93             |
| P23_ACCEN0 | Port 23 Access Enable<br>Register 0           | 0FC <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 96             |

## Table 87 Register Overview - P32 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                      | Offset               | Access Mode |        | Reset                | Page  |
|-------------------|------------------------------------------------|----------------------|-------------|--------|----------------------|-------|
|                   |                                                | Address              | Read        | Write  |                      | Numbe |
| P32_OUT           | Port 32 Output Register                        | 000 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 26    |
| P32_OMR           | Port 32 Output Modification<br>Register        | 004 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 30    |
| P32_ID            | Port 32 Identification<br>Register             | 008 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 32    |
|                   | Reserved (004 <sub>H</sub> Byte)               | 00C <sub>H</sub>     | BE          | BE     |                      |       |
| P32_IOCR0         | Port 32 Input/Output<br>Control Register 0     | 010 <sub>H</sub>     | U,SV        | U,SV,P | See page 35          | 35    |
| P32_IOCR4         | Port 32 Input/Output<br>Control Register 4     | 014 <sub>H</sub>     | U,SV        | U,SV,P | See page 38          | 38    |
|                   | Reserved (004 <sub>H</sub> Byte)               | 020 <sub>H</sub>     | BE          | BE     |                      |       |
| P32_IN            | Port 32 Input Register                         | 024 <sub>H</sub>     | U,SV        | BE     | Application<br>Reset | 44    |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)    | 028 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P32_PDR0          | Port 32 Pad Driver Mode<br>Register 0          | 040 <sub>H</sub>     | U,SV        | SV,E,P | See page 48          | 48    |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)    | 048 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P32_ESR           | Port 32 Emergency Stop<br>Register             | 050 <sub>H</sub>     | U,SV        | SV,E,P | Application<br>Reset | 57    |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)    | 054 <sub>H</sub> +x* | BE          | BE     |                      |       |
| P32_PDISC         | Port 32 Pin Function Decision Control Register | 060 <sub>H</sub>     | U,SV        | SV,E,P | See page 62          | 62    |



Table 87 Register Overview - P32 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                       | Offset<br>Address    | Access Mode |        | Reset                | Page   |
|-------------------|-------------------------------------------------|----------------------|-------------|--------|----------------------|--------|
|                   |                                                 |                      | Read        | Write  |                      | Number |
| P32_PCSR          | Port 32 Pin Controller Select<br>Register       | 064 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 67     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 068 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P32_OMSR0         | Port 32 Output Modification<br>Set Register 0   | 070 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 71     |
| P32_OMSR4         | Port 32 Output Modification<br>Set Register 4   | 074 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 73     |
| P32_OMCR0         | Port 32 Output Modification<br>Clear Register 0 | 080 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 77     |
| P32_OMCR4         | Port 32 Output Modification<br>Clear Register 4 | 084 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 80     |
| P32_OMSR          | Port 32 Output Modification<br>Set Register     | 090 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 86     |
| P32_OMCR          | Port 32 Output Modification<br>Clear Register   | 094 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | 90     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 098 <sub>H</sub> +x* | BE          | BE     |                      |        |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)    | 0C0 <sub>H</sub> +x* | BE          | BE     |                      |        |
| P32_ACCEN1        | Port 32 Access Enable<br>Register 1             | 0F8 <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 93     |
| P32_ACCEN0        | Port 32 Access Enable<br>Register 0             | 0FC <sub>H</sub>     | U,SV        | SV,SE  | Application<br>Reset | 96     |

Table 88 Register Overview - P33 (ascending Offset Address)

| Short Name | Long Name                                  | Offset<br>Address | Access Mode |        | Reset                | Page   |
|------------|--------------------------------------------|-------------------|-------------|--------|----------------------|--------|
|            |                                            |                   | Read        | Write  |                      | Number |
| P33_OUT    | Port 33 Output Register                    | 000 <sub>H</sub>  | U,SV        | U,SV,P | Application<br>Reset | 23     |
| P33_OMR    | Port 33 Output Modification<br>Register    | 004 <sub>H</sub>  | U,SV        | U,SV,P | Application<br>Reset | 26     |
| P33_ID     | Port 33 Identification<br>Register         | 008 <sub>H</sub>  | U,SV        | BE     | Application<br>Reset | 32     |
|            | Reserved (004 <sub>H</sub> Byte)           | 00C <sub>H</sub>  | BE          | BE     |                      |        |
| P33_IOCR0  | Port 33 Input/Output<br>Control Register 0 | 010 <sub>H</sub>  | U,SV        | U,SV,P | See page 35          | 35     |
| P33_IOCR4  | Port 33 Input/Output<br>Control Register 4 | 014 <sub>H</sub>  | U,SV        | U,SV,P | See page 38          | 38     |



**Table 88** Register Overview - P33 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                             | Offset                    | Access | Mode                 | Reset                | Page   |
|-------------------|-------------------------------------------------------|---------------------------|--------|----------------------|----------------------|--------|
|                   |                                                       | Address                   | Read   | Write                |                      | Number |
| P33_IOCR8         | Port 33 Input/Output<br>Control Register 8            | 018 <sub>H</sub>          | U,SV   | U,SV,P               | See page 39          | 39     |
| P33_IOCR12        | Port 33 Input/Output<br>Control Register 12           | 01C <sub>H</sub>          | U,SV   | U,SV,P               | See page 41          | 41     |
|                   | Reserved (004 <sub>H</sub> Byte)                      | 020 <sub>H</sub>          | BE     | BE                   |                      |        |
| P33_IN            | Port 33 Input Register                                | 024 <sub>H</sub>          | U,SV   | BE                   | Application<br>Reset | 42     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)           | 028 <sub>H</sub> +x*<br>4 | BE     | BE                   |                      |        |
| P33_PDR0          | Port 33 Pad Driver Mode<br>Register 0                 | 040 <sub>H</sub>          | U,SV   | SV,E,P               | See page 48          | 48     |
| P33_PDR1          | Port 33 Pad Driver Mode<br>Register 1                 | 044 <sub>H</sub>          | U,SV   | SV,E,P               | See page 50          | 50     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)           | 048 <sub>H</sub> +x*      | BE     | BE                   |                      |        |
| P33_ESR           | Port 33 Emergency Stop<br>Register                    | 050 <sub>H</sub>          | U,SV   | SV,E,P               | Application<br>Reset | 58     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)           | 054 <sub>H</sub> +x*      | BE     | BE                   |                      |        |
| P33_PDISC         | Port 33 Pin Function<br>Decision Control Register     | 060 <sub>H</sub>          | U,SV   | SV,E,P               | See page 58          | 58     |
| P33_PCSR          | Port 33 Pin Controller Select<br>Register             | 064 <sub>H</sub>          | U,SV   | SV,SE                | Application<br>Reset | 68     |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)           | 068 <sub>H</sub> +x*      | BE     | BE                   |                      |        |
| P33_OMSR0         | Port 33 Output Modification<br>Set Register 0         | 070 <sub>H</sub>          | U,SV   | U,SV,P               | Application<br>Reset | 71     |
| P33_OMSR4         | Port 33 Output Modification<br>Set Register 4         | 074 <sub>H</sub>          | U,SV   | U,SV,P               | Application<br>Reset | 73     |
| P33_OMSR8         | Port 33 Output Modification<br>Set Register 8         | 078 <sub>H</sub>          | U,SV   | U,SV,P               | Application<br>Reset | 74     |
| P33_OMSR12        | Port 33 Output Modification<br>Set Register 12        | 07C <sub>H</sub>          | U,SV   | U,SV,P               | Application<br>Reset | 75     |
| P33_OMCR0         | DMCR0 Port 33 Output Modification<br>Clear Register 0 |                           | U,SV   | U,SV,P               | Application<br>Reset | 77     |
| P33_OMCR4         | Port 33 Output Modification<br>Clear Register 4       | 084 <sub>H</sub>          | U,SV   | U,SV,P               | Application<br>Reset | 80     |
| P33_OMCR8         | 088 <sub>H</sub>                                      | U,SV                      | U,SV,P | Application<br>Reset | 81                   |        |
| P33_OMCR12        | Port 33 Output Modification<br>Clear Register 12      | 08C <sub>H</sub>          | U,SV   | U,SV,P               | Application<br>Reset | 82     |



Table 88 Register Overview - P33 (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                                     | Offset               | Access | Mode   | Reset                | Page   |  |
|-------------------|-----------------------------------------------|----------------------|--------|--------|----------------------|--------|--|
|                   |                                               | Address              | Read   | Write  |                      | Number |  |
| P33_OMSR          | Port 33 Output Modification<br>Set Register   | 090 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 83     |  |
| P33_OMCR          | Port 33 Output Modification<br>Clear Register | 094 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 86     |  |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)   | 098 <sub>H</sub> +x* | BE     | BE     |                      |        |  |
|                   | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)  | 0C0 <sub>H</sub> +x* | BE     | BE     |                      |        |  |
| P33_ACCEN1        | Port 33 Access Enable<br>Register 1           | 0F8 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 93     |  |
| P33_ACCEN0        | Port 33 Access Enable<br>Register 0           | 0FC <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | 96     |  |

Table 89 Register Overview - P34 (ascending Offset Address)

| Short Name | Long Name                                         | Offset               | Access | Mode   | Reset                | Page   |  |
|------------|---------------------------------------------------|----------------------|--------|--------|----------------------|--------|--|
|            |                                                   | Address              | Read   | Write  |                      | Number |  |
| P34_OUT    | Port 34 Output Register                           | 000 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 25     |  |
| P34_OMR    | Port 34 Output Modification<br>Register           | 004 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | 29     |  |
| P34_ID     | Port 34 Identification<br>Register                | 008 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | 32     |  |
|            | Reserved (004 <sub>H</sub> Byte)                  | 00C <sub>H</sub>     | BE     | BE     |                      |        |  |
| P34_IOCR0  | Port 34 Input/Output<br>Control Register 0        | 010 <sub>H</sub>     | U,SV   | U,SV,P | See page 35          | 35     |  |
|            | Reserved (004 <sub>H</sub> Byte)                  | 020 <sub>H</sub>     | BE     | BE     |                      |        |  |
| P34_IN     | Port 34 Input Register                            | 024 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | 44     |  |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-5)       | 028 <sub>H</sub> +x* | BE     | BE     |                      |        |  |
| P34_PDR0   | Port 34 Pad Driver Mode<br>Register 0             | 040 <sub>H</sub>     | U,SV   | SV,E,P | See page 49          | 49     |  |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)       | 048 <sub>H</sub> +x* | BE     | BE     |                      |        |  |
| P34_ESR    | Port 34 Emergency Stop<br>Register                | 050 <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | 55     |  |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-2)       | 054 <sub>H</sub> +x* | BE     | BE     |                      |        |  |
| P34_PDISC  | Port 34 Pin Function<br>Decision Control Register | 060 <sub>H</sub>     | U,SV   | SV,E,P | See page 61          | 61     |  |

## **AURIX™ TC35x**



**Table 89** Register Overview - P34 (ascending Offset Address) (cont'd)

| Short Name | Long Name                                       | Offset               | Access     | Mode                 | Reset                | Page   |  |
|------------|-------------------------------------------------|----------------------|------------|----------------------|----------------------|--------|--|
|            |                                                 | Address              | Read Write |                      |                      | Number |  |
| P34_PCSR   | Port 34 Pin Controller Select<br>Register       | 064 <sub>H</sub>     | U,SV       | SV,SE                | Application<br>Reset | 69     |  |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 068 <sub>H</sub> +x* | BE         | BE                   |                      |        |  |
| P34_OMSR0  | Port 34 Output Modification<br>Set Register 0   | 070 <sub>H</sub>     | U,SV       | U,SV,P               | Application<br>Reset | 71     |  |
| P34_OMCR0  | Port 34 Output Modification<br>Clear Register 0 | 080 <sub>H</sub>     | U,SV       | U,SV,P               | Application<br>Reset | 77     |  |
| P34_OMSR   | Port 34 Output Modification<br>Set Register     | 090 <sub>H</sub>     | U,SV       | U,SV,P               | Application<br>Reset | 85     |  |
| P34_OMCR   | Port 34 Output Modification<br>Clear Register   | 094 <sub>H</sub>     | U,SV       | U,SV,P               | Application<br>Reset | 89     |  |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-1)     | 098 <sub>H</sub> +x* | BE         | BE                   |                      |        |  |
|            | Reserved (004 <sub>H</sub> Byte)<br>(x=0-13)    | 0C0 <sub>H</sub> +x* | BE         | BE                   |                      |        |  |
| P34_ACCEN1 | Port 34 Access Enable<br>Register 1             | 0F8 <sub>H</sub>     | U,SV       | SV,SE                | Application<br>Reset | 93     |  |
| P34_ACCEN0 | 0FC <sub>H</sub>                                | U,SV                 | SV,SE      | Application<br>Reset | 96                   |        |  |



#### 14.3 Pn Registers

#### 14.3.1 SPB bus slave interface

#### **Port 00 Output Register**

The port output register determines the value of a GPIO pin when it is selected by Pn\_IOCRx as output. Writing a 0 to a Pn\_OUT.Px (x = 0-15) bit position delivers a low level at the corresponding output pin. A high level is output when the corresponding bit is written with a 1. Note that the bits of Pn\_OUT.Px can be individually set or cleared by writing appropriate values into the port output modification set register Pn\_OMSR or port output modification clear register Pn\_OMCR, respectively. The Pn\_OUT.Px bits can also be set, cleared or toggled with register Pn\_OMR within the same write operation.

| P00_OUT Port 00 Output Register P11_OUT |     |        |         |      |                     |     | (000 <sub>H</sub> ) |      |                                   |     | Application Reset Value: 0000 0000 <sub>H</sub> |         |        |         |         |                   |  |
|-----------------------------------------|-----|--------|---------|------|---------------------|-----|---------------------|------|-----------------------------------|-----|-------------------------------------------------|---------|--------|---------|---------|-------------------|--|
|                                         | _   | L Outp | ut Regi | ster |                     |     | (000 <sub>H</sub> ) |      |                                   |     | Application Reset Value: 0000 000               |         |        |         |         |                   |  |
| Port 20 Output Register P33_OUT         |     |        |         |      | (000 <sub>H</sub> ) |     |                     |      | Application Reset Value: 0000 000 |     |                                                 |         |        |         |         |                   |  |
|                                         | _   | 3 Outp | ut Regi | ster |                     |     |                     | (000 | <sub>H</sub> )                    |     | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |  |
|                                         | 31  | 30     | 29      | 28   | 27                  | 26  | 25                  | 24   | 23                                | 22  | 21                                              | 20      | 19     | 18      | 17      | 16                |  |
|                                         |     | ·      | ı       | !    | !                   | ·   | I                   | •    | 0                                 | ·   | ·                                               | ·       | ı      | ı       | ·       |                   |  |
| •                                       |     | I      | I       | 1    | 1                   | I   |                     |      | r                                 | I   | I                                               | I       | I      | I       | I       |                   |  |
|                                         | 15  | 14     | 13      | 12   | 11                  | 10  | 9                   | 8    | 7                                 | 6   | 5                                               | 4       | 3      | 2       | 1       | 0                 |  |
|                                         | P15 | P14    | P13     | P12  | P11                 | P10 | P9                  | P8   | P7                                | P6  | P5                                              | P4      | Р3     | P2      | P1      | P0                |  |
|                                         | rwh | rwh    | rwh     | rwh  | rwh                 | rwh | rwh                 | rwh  | rwh                               | rwh | rwh                                             | rwh     | rwh    | rwh     | rwh     | rwh               |  |

| Field       | Bits  | Туре | Description                                                                                                                                                                                                                                                                                           |
|-------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Px (x=0-15) | х     | rwh  | Output Bit x This bit determines the level at the output pin Pn.x if the output is selected as GPIO output. Pn.x can also be set or cleared by control bits of the Pn_OMSR, Pn_OMCR or Pn_OMR registers.  0 <sub>B</sub> The output level of Pn.x is 0. 1 <sub>B</sub> The output level of Pn.x is 1. |
| 0           | 31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                         |



## Table 90 Access Mode Restrictions sorted by descending priority

Applies to P00\_OUT Applies to P11\_OUT Applies to P20\_OUT Applies to P33\_OUT

| Mode Name               | Acces | ss Mode     | Description                      |
|-------------------------|-------|-------------|----------------------------------|
| Master enabled in ACCEN | rwh   | Px (x=0-15) | write access for enabled masters |
| Otherwise (default)     | rh    | Px (x=0-15) |                                  |

| P02_OUT Port 02 Output Register P10_OUT Port 10 Output Register P14_OUT Port 14 Output Register P15_OUT Port 15 Output Register |    |    |    |       |     | (000)<br>(000)<br>(000) | <sup>н</sup> ) |     | Ap<br>Ap   | plication | on Reso | et Valu<br>et Valu | e: 0000<br>e: 0000 | 0 0000 <sub>H</sub> |     |     |
|---------------------------------------------------------------------------------------------------------------------------------|----|----|----|-------|-----|-------------------------|----------------|-----|------------|-----------|---------|--------------------|--------------------|---------------------|-----|-----|
|                                                                                                                                 | 31 | 30 | 29 | 28    | 27  | 26                      | 25             | 24  | 23         | 22        | 21      | 20                 | 19                 | 18                  | 17  | 16  |
|                                                                                                                                 |    |    |    | !<br> | 1   | !<br>!                  | I              | I   | )<br>D     | !<br>!    | I       | I                  |                    | !<br>               |     |     |
|                                                                                                                                 |    |    |    |       |     |                         |                |     | r          |           |         |                    |                    |                     |     |     |
| i                                                                                                                               | 15 | 14 | 13 | 12    | 11  | 10                      | 9              | 8   | 7          | 6         | 5       | 4                  | 3                  | 2                   | 1   | 0   |
|                                                                                                                                 | 0  | 0  | 0  | 0     | P11 | P10                     | P9             | P8  | <b>P</b> 7 | P6        | P5      | P4                 | Р3                 | P2                  | P1  | P0  |
| ı                                                                                                                               | r  | r  | r  | r     | rwh | rwh                     | rwh            | rwh | rwh        | rwh       | rwh     | rwh                | rwh                | rwh                 | rwh | rwh |

| Field       | Bits                        | Туре | Description                                                                                                                                                                                                                                                                                           |
|-------------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Px (x=0-11) | x                           | rwh  | Output Bit x This bit determines the level at the output pin Pn.x if the output is selected as GPIO output. Pn.x can also be set or cleared by control bits of the Pn_OMSR, Pn_OMCR or Pn_OMR registers.  0 <sub>B</sub> The output level of Pn.x is 0. 1 <sub>B</sub> The output level of Pn.x is 1. |
| 0           | 15, 14, 13,<br>12,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                         |



### Table 91 Access Mode Restrictions sorted by descending priority

Applies to P02\_OUT Applies to P10\_OUT Applies to P14\_OUT Applies to P15\_OUT

| Mode Name               | Acce | ss Mode     | Description                      |
|-------------------------|------|-------------|----------------------------------|
| Master enabled in ACCEN | rwh  | Px (x=0-11) | write access for enabled masters |
| Otherwise (default)     | rh   | Px (x=0-11) |                                  |

| P12_0<br>Port 12<br>P34_0<br>Port 34 | 2 Outp |    |       |       |       |    | (000     | •••    |       | -     | -     |     |       |       | 0000 <sub>H</sub> |
|--------------------------------------|--------|----|-------|-------|-------|----|----------|--------|-------|-------|-------|-----|-------|-------|-------------------|
| 31                                   | 30     | 29 | 28    | 27    | 26    | 25 | 24       | 23     | 22    | 21    | 20    | 19  | 18    | 17    | 16                |
|                                      | 1      | 1  | !<br> | !<br> | !<br> | 1  | <u>'</u> | )<br>) | !<br> | !<br> | !<br> | 1   | !<br> | !<br> |                   |
|                                      |        |    |       |       |       |    | I        | r      |       |       |       |     |       |       |                   |
| 15                                   | 14     | 13 | 12    | 11    | 10    | 9  | 8        | 7      | 6     | 5     | 4     | 3   | 2     | 1     | 0                 |
| 0                                    | 0      | 0  | 0     | 0     | 0     | 0  | 0        | 0      | 0     | 0     | 0     | Р3  | P2    | P1    | P0                |
| r                                    | r      | r  | r     | r     | r     | r  | r        | r      | r     | r     | r     | rwh | rwh   | rwh   | rwh               |

| Field      | Bits                                                     | Туре | Description                                                                                                                                                                                                                                                                                           |
|------------|----------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Px (x=0-3) | х                                                        | rwh  | Output Bit x This bit determines the level at the output pin Pn.x if the output is selected as GPIO output. Pn.x can also be set or cleared by control bits of the Pn_OMSR, Pn_OMCR or Pn_OMR registers.  0 <sub>B</sub> The output level of Pn.x is 0. 1 <sub>B</sub> The output level of Pn.x is 1. |
| 0          | 15, 14, 13,<br>12, 11, 10, 9,<br>8, 7, 6, 5, 4,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                         |

## Table 92 Access Mode Restrictions sorted by descending priority

Applies to P12\_OUT
Applies to P34\_OUT

| Mode Name               | Acce | ss Mode    | Description                      |
|-------------------------|------|------------|----------------------------------|
| Master enabled in ACCEN | rwh  | Px (x=0-3) | write access for enabled masters |
| Otherwise (default)     | rh   | Px (x=0-3) |                                  |



| P21_0                                   |                                 | ut Dogi | ctor |    |    | (000 <sub>H</sub> ) |      |     |     | Application Reset Value: 0000 0000 <sub>H</sub> |     |     |     |     |     |  |
|-----------------------------------------|---------------------------------|---------|------|----|----|---------------------|------|-----|-----|-------------------------------------------------|-----|-----|-----|-----|-----|--|
|                                         | Port 21 Output Register P22_OUT |         |      |    |    |                     |      | Ή)  |     | Application Reset value. 0000 0000H             |     |     |     |     |     |  |
|                                         | 2 Outp                          | ut Regi | ster |    |    | (000 <sub>H</sub> ) |      |     |     | Application Reset Value: 0000 0000 <sub>F</sub> |     |     |     |     |     |  |
| P23_OUT Port 23 Output Register P32_OUT |                                 |         |      |    |    |                     | (000 | н)  |     | Application Reset Value: 0000 0000              |     |     |     |     |     |  |
| Port 3                                  | 2 Outp                          | ut Regi | ster |    |    | (000 <sub>H</sub> ) |      |     |     | Application Reset Value: 0000 0000,             |     |     |     |     |     |  |
| 31                                      | 30                              | 29      | 28   | 27 | 26 | 25                  | 24   | 23  | 22  | 21                                              | 20  | 19  | 18  | 17  | 16  |  |
|                                         |                                 |         |      |    |    |                     |      | 0   |     |                                                 |     |     |     |     |     |  |
|                                         | 1                               |         | I.   | I  | I. | I                   | I.   | r   | I   | I                                               | I   | I.  | I.  | I   | 1   |  |
| 15                                      | 14                              | 13      | 12   | 11 | 10 | 9                   | 8    | 7   | 6   | 5                                               | 4   | 3   | 2   | 1   | 0   |  |
| 0                                       | 0                               | 0       | 0    | 0  | 0  | 0                   | 0    | P7  | P6  | P5                                              | P4  | Р3  | P2  | P1  | P0  |  |
| r                                       | r                               | r       | r    | r  | r  | r                   | r    | rwh | rwh | rwh                                             | rwh | rwh | rwh | rwh | rwh |  |

| Field      | Bits                                         | Туре | Description                                                                                                                                                                                                                                                                                           |
|------------|----------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Px (x=0-7) | х                                            | rwh  | Output Bit x This bit determines the level at the output pin Pn.x if the output is selected as GPIO output. Pn.x can also be set or cleared by control bits of the Pn_OMSR, Pn_OMCR or Pn_OMR registers.  0 <sub>B</sub> The output level of Pn.x is 0. 1 <sub>B</sub> The output level of Pn.x is 1. |
| 0          | 15, 14, 13,<br>12, 11, 10, 9,<br>8,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                         |

### Table 93 Access Mode Restrictions sorted by descending priority

Applies to P21\_OUT Applies to P22\_OUT Applies to P23\_OUT Applies to P32\_OUT

| Mode Name               | Acce | ss Mode    | Description                      |  |  |  |  |  |
|-------------------------|------|------------|----------------------------------|--|--|--|--|--|
| Master enabled in ACCEN | rwh  | Px (x=0-7) | write access for enabled masters |  |  |  |  |  |
| Otherwise (default)     | rh   | Px (x=0-7) |                                  |  |  |  |  |  |

### **Port 00 Output Modification Register**

The port output modification register contains control bits that make it possible to individually set, clear or toggle the logic state of a single port line by manipulating the output register.



| P00_0<br>Port 00<br>P11_0 | 0 Outp | ut Mod | ificatio | n Regi | ster  | (004 <sub>H</sub> )<br>(004 <sub>H</sub> ) |                     |      |      | Application Reset Value: 0000 0000 <sub>H</sub> Application Reset Value: 0000 0000 <sub>H</sub> |      |      |      |      |      |  |  |
|---------------------------|--------|--------|----------|--------|-------|--------------------------------------------|---------------------|------|------|-------------------------------------------------------------------------------------------------|------|------|------|------|------|--|--|
| Port 1:<br>P20_0          | -      | ut Mod | ificatio | n Regi | ster  |                                            |                     |      |      |                                                                                                 |      |      |      |      |      |  |  |
| Port 20<br>P33_0          | •      | ut Mod | ificatio | n Regi | ster  |                                            |                     |      |      | Application Reset Value: 0000 0000                                                              |      |      |      |      |      |  |  |
| Port 3                    | 3 Outp | ut Mod | ificatio | n Regi | ster  |                                            | (004 <sub>H</sub> ) |      |      | Application Reset Value: 0000 0000                                                              |      |      |      |      |      |  |  |
| 31                        | 30     | 29     | 28       | 27     | 26    | 25                                         | 24                  | 23   | 22   | 21                                                                                              | 20   | 19   | 18   | 17   | 16   |  |  |
| PCL15                     | PCL14  | PCL13  | PCL12    | PCL11  | PCL10 | PCL9                                       | PCL8                | PCL7 | PCL6 | PCL5                                                                                            | PCL4 | PCL3 | PCL2 | PCL1 | PCL0 |  |  |
| w0                        | w0     | w0     | w0       | w0     | w0    | w0                                         | w0                  | w0   | w0   | w0                                                                                              | w0   | w0   | w0   | w0   | w0   |  |  |
| 15                        | 14     | 13     | 12       | 11     | 10    | 9                                          | 8                   | 7    | 6    | 5                                                                                               | 4    | 3    | 2    | 1    | 0    |  |  |
| PS15                      | PS14   | PS13   | PS12     | PS11   | PS10  | PS9                                        | PS8                 | PS7  | PS6  | PS5                                                                                             | PS4  | PS3  | PS2  | PS1  | PS0  |  |  |
| w0                        | w0     | w0     | w0       | w0     | w0    | w0                                         | w0                  | w0   | w0   | w0                                                                                              | w0   | w0   | w0   | w0   | w0   |  |  |

| Field         | Bits | Туре | Description                                                                                                                                                                                                                             |
|---------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-15)  | х    | w0   | Set Bit x                                                                                                                                                                                                                               |
|               |      |      | Setting this bit will set or toggle the corresponding bit in the port output register Pn_OUT. Read as 0. The function of this bit is shown in <b>Table 95</b> .  0 <sub>B</sub> No operation  1 <sub>B</sub> Sets or toggles Pn_OUT.Px. |
| PCLx (x=0-15) | x+16 | w0   | Clear Bit x  Setting this bit will clear or toggle the corresponding bit in the port output register Pn_OUT. Read as 0. The function of this bit is shown in Table 95.                                                                  |
|               |      |      | <ul><li>0<sub>B</sub> No operation</li><li>1<sub>B</sub> Clears or toggles Pn_OUT.Px.</li></ul>                                                                                                                                         |

### Table 94 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMR Applies to P11\_OMR Applies to P20\_OMR Applies to P33\_OMR

| Mode Name               | Acce | ss Mode                     | Description                      |  |  |  |  |
|-------------------------|------|-----------------------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN | w0   | PCLx (x=0-15), PSx (x=0-15) | write access for enabled masters |  |  |  |  |
| Otherwise (default)     | r0   | PCLx (x=0-15), PSx (x=0-15) |                                  |  |  |  |  |

Note: Register Pn\_OMR is virtual and does not contain any flip-flop. A read action delivers the value of 0. One 8 or 16-bits write behaves as a 32-bit write padded with zeros.



Table 95 Function of the Bits PCLx and PSx

| PCLx | PSx | Function                      |
|------|-----|-------------------------------|
| 0    | 0   | Bit Pn_OUT.Px is not changed. |
| 0    | 1   | Bit Pn_OUT.Px is set.         |
| 1    | 0   | Bit Pn_OUT.Px is reset.       |
| 1    | 1   | Bit Pn_OUT.Px is toggled.     |

| P02_0   | MR      |        |          |         |       |      |                     |                |      |                                                 |                                                 |        |         |         |                   |  |  |
|---------|---------|--------|----------|---------|-------|------|---------------------|----------------|------|-------------------------------------------------|-------------------------------------------------|--------|---------|---------|-------------------|--|--|
| Port 02 | 2 Outp  | ut Mod | ificatio | on Regi | ster  |      | (004                | н)             |      | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |        |         |         |                   |  |  |
| P10_0   | P10_OMR |        |          |         |       |      |                     |                |      |                                                 |                                                 |        |         |         |                   |  |  |
| Port 10 | Outp    | ut Mod | ificatio | on Regi | ster  |      | (004                | н)             |      | Ар                                              | plicatio                                        | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |  |  |
| P14_0   | MR      |        |          |         |       |      |                     |                |      |                                                 |                                                 |        |         |         |                   |  |  |
| Port 14 | 4 Outp  | ut Mod | ificatio | on Regi | ster  |      | (004                | <sub>H</sub> ) |      | Ар                                              | plicatio                                        | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |  |  |
| P15_0   | MR      |        |          |         |       |      |                     |                |      |                                                 |                                                 |        |         |         |                   |  |  |
| Port 15 | 5 Outp  | ut Mod | ificatio | on Regi | ster  |      | (004 <sub>H</sub> ) |                |      |                                                 | Application Reset Value: 0000 0000 <sub>H</sub> |        |         |         |                   |  |  |
| 31      | 30      | 29     | 28       | 27      | 26    | 25   | 24                  | 23             | 22   | 21                                              | 20                                              | 19     | 18      | 17      | 16                |  |  |
| 0       | 0       | 0      | 0        | PCL11   | PCL10 | PCL9 | PCL8                | PCL7           | PCL6 | PCL5                                            | PCL4                                            | PCL3   | PCL2    | PCL1    | PCL0              |  |  |
|         |         |        |          | w0      | w0    | w0   | w0                  | w0             | w0   | w0                                              | w0                                              | w0     | w0      | 0       | 14/0              |  |  |
| r       | r       | r      | r        | WU      | WU    | WU   | WU                  | WU             | WU   | WU                                              | WU                                              | WU     | WU      | w0      | w0                |  |  |
| 15      | 14      | 13     | 12       | 11      | 10    | 9    | 8                   | 7              | 6    | 5                                               | 4                                               | 3      | 2       | 1       | 0                 |  |  |
| 0       | 0       | 0      | 0        | PS11    | PS10  | PS9  | PS8                 | PS7            | PS6  | PS5                                             | PS4                                             | PS3    | PS2     | PS1     | PS0               |  |  |
| U       | U       | U      | U        | P311    | P310  | F33  | F36                 | F31            | F30  | P33                                             | P34                                             | P33    | P32     | P31     | P30               |  |  |
| r       | r       | r      | r        | w0      | w0    | w0   | w0                  | w0             | w0   | w0                                              | w0                                              | w0     | w0      | w0      | w0                |  |  |

| Field         | Bits                                    | Туре | Description                                                                                                                                                                                                                                     |
|---------------|-----------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-11)  | х                                       | w0   | Set Bit x Setting this bit will set or toggle the corresponding bit in the port output register Pn_OUT. Read as 0. The function of this bit is shown in Table 95.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets or toggles Pn_OUT.Px.        |
| PCLx (x=0-11) | x+16                                    | w0   | Clear Bit x  Setting this bit will clear or toggle the corresponding bit in the port output register Pn_OUT. Read as 0. The function of this bit is shown in Table 95.  O <sub>B</sub> No operation 1 <sub>B</sub> Clears or toggles Pn_OUT.Px. |
| 0             | 15, 14, 13,<br>12,<br>31, 30, 29,<br>28 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                   |



## Table 96 Access Mode Restrictions sorted by descending priority

Applies to P02\_OMR Applies to P10\_OMR

Applies to P14\_OMR

Applies to P15\_OMR

| Mode Name               | Acce | ss Mode                     | Description                      |
|-------------------------|------|-----------------------------|----------------------------------|
| Master enabled in ACCEN | w0   | PCLx (x=0-11), PSx (x=0-11) | write access for enabled masters |
| Otherwise (default)     | r0   | PCLx (x=0-11), PSx (x=0-11) |                                  |

| P12_0<br>Port 12<br>P34_0<br>Port 34 | 2 Outpi<br>MR |    |    |    |    |    | (004<br>(004 | ••• |    | Application Reset Value: 0000 000 Application Reset Value: 0000 000 |    |      |      |      |      |  |  |
|--------------------------------------|---------------|----|----|----|----|----|--------------|-----|----|---------------------------------------------------------------------|----|------|------|------|------|--|--|
| 31                                   | 30            | 29 | 28 | 27 | 26 | 25 | 24           | 23  | 22 | 21                                                                  | 20 | 19   | 18   | 17   | 16   |  |  |
| 0                                    | 0             | 0  | 0  | 0  | 0  | 0  | 0            | 0   | 0  | 0                                                                   | 0  | PCL3 | PCL2 | PCL1 | PCL0 |  |  |
| r                                    | r             | r  | r  | r  | r  | r  | r            | r   | r  | r                                                                   | r  | w0   | w0   | w0   | w0   |  |  |
| 15                                   | 14            | 13 | 12 | 11 | 10 | 9  | 8            | 7   | 6  | 5                                                                   | 4  | 3    | 2    | 1    | 0    |  |  |
| 0                                    | 0             | 0  | 0  | 0  | 0  | 0  | 0            | 0   | 0  | 0                                                                   | 0  | PS3  | PS2  | PS1  | PS0  |  |  |
| r                                    | r             | r  | r  | r  | r  | r  | r            | r   | r  | r                                                                   | r  | w0   | w0   | w0   | w0   |  |  |

| Field        | Bits                                                                                                       | Туре | Description                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| PSx (x=0-3)  | x                                                                                                          | w0   | Set Bit x Setting this bit will set or toggle the corresponding bit in the port outport register Pn_OUT. Read as 0. The function of this bit is shown in Table 9  0 <sub>B</sub> No operation  1 <sub>B</sub> Sets or toggles Pn_OUT.Px.       |  |  |  |  |  |  |  |  |
| PCLx (x=0-3) | x+16                                                                                                       | w0   | Clear Bit x Setting this bit will clear or toggle the corresponding bit in the port output register Pn_OUT. Read as 0. The function of this bit is shown in Table 95.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears or toggles Pn_OUT.Px. |  |  |  |  |  |  |  |  |
| 0            | 15, 14, 13,<br>12, 11, 10, 9,<br>8, 7, 6, 5, 4,<br>31, 30, 29,<br>28, 27, 26,<br>25, 24, 23,<br>22, 21, 20 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |



## Table 97 Access Mode Restrictions sorted by descending priority

Applies to P12\_OMR Applies to P34\_OMR

| Mode Name               | Acce | ss Mode                   | Description                      |
|-------------------------|------|---------------------------|----------------------------------|
| Master enabled in ACCEN | w0   | PCLx (x=0-3), PSx (x=0-3) | write access for enabled masters |
| Otherwise (default)     | r0   | PCLx (x=0-3), PSx (x=0-3) |                                  |

|   | P22_0<br>Port 22<br>P23_0<br>Port 23<br>P32_0 | 1 Outpi<br>MR<br>2 Outpi<br>MR<br>3 Outpi<br>MR | ut Mod<br>ut Mod | ificatio | on Regi<br>on Regi | ster<br>ster |    | (004<br>(004<br>(004 | н)<br>н) |      | Application Reset Value: 0000 0000 <sub>H</sub> Application Reset Value: 0000 0000 <sub>H</sub> Application Reset Value: 0000 0000 <sub>H</sub> |          |        |         |         |                   |
|---|-----------------------------------------------|-------------------------------------------------|------------------|----------|--------------------|--------------|----|----------------------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|---------|---------|-------------------|
|   | ort 32                                        | 2 Outp                                          | ит моа           | ificatio | on Regi            | ster         |    | (004                 | н)       |      | Ар                                                                                                                                              | pucation | on Res | et valu | e: 0000 | 0000 <sub>H</sub> |
| _ | 31                                            | 30                                              | 29               | 28       | 27                 | 26           | 25 | 24                   | 23       | 22   | 21                                                                                                                                              | 20       | 19     | 18      | 17      | 16                |
|   | 0                                             | 0                                               | 0                | 0        | 0                  | 0            | 0  | 0                    | PCL7     | PCL6 | PCL5                                                                                                                                            | PCL4     | PCL3   | PCL2    | PCL1    | PCL0              |
| L | r                                             | r                                               | r                | r        | r                  | r            | r  | r                    | w0       | w0   | w0                                                                                                                                              | w0       | w0     | w0      | w0      | w0                |
| г | 15                                            | 14                                              | 13               | 12       | 11                 | 10           | 9  | 8                    | 7        | 6    | 5                                                                                                                                               | 4        | 3      | 2       | 1       | 0                 |
|   | 0                                             | 0                                               | 0                | 0        | 0                  | 0            | 0  | 0                    | PS7      | PS6  | PS5                                                                                                                                             | PS4      | PS3    | PS2     | PS1     | PS0               |
| L | r                                             | r                                               | r                | r        | r                  | r            | r  | r                    | w0       | w0   | w0                                                                                                                                              | w0       | w0     | w0      | w0      | w0                |

| Field        | Bits                                                                        | Туре | Description                                                                                                                                                                                                                                    |
|--------------|-----------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-7)  | x                                                                           | w0   | Set Bit x Setting this bit will set or toggle the corresponding bit in the port output register Pn_OUT. Read as 0. The function of this bit is shown in Table 95.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets or toggles Pn_OUT.Px.       |
| PCLx (x=0-7) | x+16                                                                        | w0   | Clear Bit x Setting this bit will clear or toggle the corresponding bit in the port output register Pn_OUT. Read as 0. The function of this bit is shown in Table 95.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears or toggles Pn_OUT.Px. |
| 0            | 15, 14, 13,<br>12, 11, 10, 9,<br>8,<br>31, 30, 29,<br>28, 27, 26,<br>25, 24 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                  |



### Table 98 Access Mode Restrictions sorted by descending priority

Applies to P21\_OMR Applies to P22\_OMR Applies to P23\_OMR Applies to P32\_OMR

| Mode Name               | Acces | ss Mode                   | Description                      |
|-------------------------|-------|---------------------------|----------------------------------|
| Master enabled in ACCEN | w0    | PCLx (x=0-7), PSx (x=0-7) | write access for enabled masters |
| Otherwise (default)     | r0    | PCLx (x=0-7), PSx (x=0-7) |                                  |

### **Port 00 Identification Register**

The module Identification Register ID contains read-only information about the module version.

| P00_I   | )       |             |          |      |    |    |      |            |     |                                                                                                 |          |           |          |         |                   |
|---------|---------|-------------|----------|------|----|----|------|------------|-----|-------------------------------------------------------------------------------------------------|----------|-----------|----------|---------|-------------------|
| Port 0  | 0 Ident | ificatio    | n Regi   | ster |    |    | (008 | н)         |     | Apı                                                                                             | olicatio | on Rese   | et Valu  | e: 00C8 | COXX <sub>H</sub> |
| P02_II  |         | • • • • • • |          |      |    |    | /000 |            |     |                                                                                                 | . 1      | _         |          |         |                   |
| Port 02 |         | ificatio    | on Kegi  | ster |    |    | (008 | н)         |     | Арј                                                                                             | olicatio | on Rese   | et valu  | e: 00C8 | COXX <sub>H</sub> |
| _       |         | ificatio    | n Regi   | ster |    |    | (008 | )          |     | Anı                                                                                             | olicatio | on Rese   | et Valu  | e: 00C8 | COXX <sub>H</sub> |
| P11_I   |         | incutio     | ii itegi | Jeci |    |    | (000 | н/         |     | API                                                                                             | Jucati   | JII IKC3. | . vata   |         | СОЛЛ              |
|         |         | ificatio    | n Regi   | ster |    |    | (008 | н)         |     | Apı                                                                                             | olicatio | on Rese   | et Valu  | e: 00C8 | COXXH             |
| P12_I   | )       |             |          |      |    |    |      |            |     |                                                                                                 |          |           |          |         |                   |
|         |         | ificatio    | n Regi   | ster |    |    | (008 | н)         |     | Apı                                                                                             | olicatio | on Rese   | et Valu  | e: 00C8 | COXXH             |
| P14_I   |         | ificatio    | n Bogi   | ctor |    |    | /000 | ,          |     | Λnı                                                                                             | alicatio | on Boss   | st Valu  | ۰۰ ۵۵۲  | COVV              |
| P15_I   |         | ificatio    | nı kegi  | ster |    |    | (008 | н)         |     | Aþj                                                                                             | Jucatio  | JII Kese  | et vatu  | e: ooca | COXX              |
| _       |         | ificatio    | n Regi   | ster |    |    | (008 | <b>"</b> ) |     | Application Reset Value: 00C8 C0XX <sub>H</sub>                                                 |          |           |          |         |                   |
| P20_I   |         |             | J        |      |    |    | •    |            |     | Application Reset Value: 00C8 C0XX <sub>H</sub> Application Reset Value: 00C8 C0XX <sub>H</sub> |          |           |          |         |                   |
|         |         | ificatio    | n Regi   | ster |    |    | (008 | н)         |     |                                                                                                 |          |           |          |         |                   |
| P21_I   |         |             |          |      |    |    | /    |            |     |                                                                                                 |          |           |          |         |                   |
| Port 2: |         | ificatio    | n Regi   | ster |    |    | (008 | н)         |     | Apı                                                                                             | olicatio | on Rese   | et Valu  | e: 00C8 | COXXH             |
|         |         | ificatio    | n Regi   | ster |    |    | (008 | )          |     | Apı                                                                                             | olicatio | on Rese   | et Valu  | e: 00C8 | COXX <sub>H</sub> |
| 31      | 30      | 29          | 28       | 27   | 26 | 25 | 24   | 23         | 22  | 21                                                                                              | 20       | 19        | 18       | 17      | 16                |
| 31      | 30      | 7           | 20       | 21   | 20 |    | 74   |            | 2.2 | 21                                                                                              | 20       | 19        | 10       | 11      | ' 10              |
|         |         |             |          |      |    |    | MODN | UMBER      |     |                                                                                                 |          |           |          |         |                   |
|         | 1       | -           |          |      |    | 1  | 1    | r          |     |                                                                                                 |          | 1         |          |         |                   |
| 15      | 14      | 13          | 12       | 11   | 10 | 9  | 8    | 7          | 6   | 5                                                                                               | 4        | 3         | 2        | 1       | 0                 |
|         | ı       | "           | MOD      | TYPE | ,  | ı  | Į.   |            | ,   | 1                                                                                               | МОІ      | DREV      |          | 1       | '                 |
|         | 1       | I           | 1        | r    | I  | 1  | Ī    |            | I   | 1                                                                                               | I        | r         | <u> </u> | 1       |                   |

| Field  | Bits | Туре | Description                                                                                  |
|--------|------|------|----------------------------------------------------------------------------------------------|
| MODREV | 7:0  | r    | Module Revision Number                                                                       |
|        |      |      | This bit field indicates the revision number of the TC35x module $(01_H = first revision)$ . |



| Field     | Bits  | Туре | Description                                                                                                              |
|-----------|-------|------|--------------------------------------------------------------------------------------------------------------------------|
| MODTYPE   | 15:8  | r    | Module Type This bit field is CO <sub>H</sub> . It defines a 32-bit module                                               |
| MODNUMBER | 31:16 | r    | <b>Module Number</b> This bit field defines the module identification number. The value for the Ports module is $00C8_H$ |

| P32_ID<br>Port 32                                                             | 3 Ident<br>)<br>2 Ident |          | J      |      |    |     | (008                                             |       |    |    |         |         |         |         | S COXX <sub>H</sub>                   |
|-------------------------------------------------------------------------------|-------------------------|----------|--------|------|----|-----|--------------------------------------------------|-------|----|----|---------|---------|---------|---------|---------------------------------------|
| P33_ID Port 33 Identification Register P34_ID Port 34 Identification Register |                         |          |        |      |    |     | (008 <sub>H</sub> ) Application Reset Value: 000 |       |    |    |         |         |         |         |                                       |
| Port 34                                                                       | 4 Ident                 | ificatio | n kegi | ster |    |     | (008                                             | Ή)    |    | Ар | pucatio | on Rese | et valu | e: ooca | CUXXH                                 |
| 31                                                                            | 30                      | 29       | 28     | 27   | 26 | 25  | 24                                               | 23    | 22 | 21 | 20      | 19      | 18      | 17      | 16                                    |
|                                                                               |                         | ı        | ı      |      |    | ı ı | MODN                                             | UMBER |    |    |         |         | ı       |         |                                       |
| 1                                                                             | 1                       |          |        | 1    | 1  | 1   | 1                                                | r     |    |    | 1       | -11     |         | -11     | · · · · · · · · · · · · · · · · · · · |
| 15                                                                            | 14                      | 13       | 12     | 11   | 10 | 9   | 8                                                | 7     | 6  | 5  | 4       | 3       | 2       | 1       | 0                                     |
|                                                                               |                         |          | MOD    | TYPE |    | •   |                                                  |       |    |    | МОІ     | DREV    |         | •       |                                       |
| 1                                                                             |                         | 1        | 1      | r    | 1  | 1   |                                                  |       | 1  | 1  | 1       | r       | I       | 1       |                                       |

| Field     | Bits  | Туре | Description                                                                                                                |
|-----------|-------|------|----------------------------------------------------------------------------------------------------------------------------|
| MODREV    | 7:0   | r    | <b>Module Revision Number</b> This bit field indicates the revision number of the TC35x module $(01_H = first revision)$ . |
| MODTYPE   | 15:8  | r    | Module Type This bit field is CO <sub>H</sub> . It defines a 32-bit module                                                 |
| MODNUMBER | 31:16 | r    | <b>Module Number</b> This bit field defines the module identification number. The value for the Ports module is $00C8_H$   |

#### Port 00 Input/Output Control Register 0

The port input/output control registers select the digital output and input driver functionality and characteristics of a GPIO port pin. Port direction (input or output), pull-up, pull-down, or no pull devices for inputs, and push-pull or open-drain functionality for outputs can be selected by the corresponding bit fields PCx (x = 0-15). Each 32-bit wide port input/output control register controls four GPIO port lines:

Register Pn\_IOCR0 controls the Pn.[3:0] port lines

Register Pn\_IOCR4 controls the Pn.[7:4] port lines

Register Pn\_IOCR8 controls the Pn.[11:8] port lines

Register Pn\_IOCR12 controls the Pn.[15:12] port lines

The structure with one control bit field for each port pin located in different register bytes offers the possibility to configure the port pin functionality of a single pin with byte-oriented accesses without accessing the other PCx bit fields.



The reset values of  $1010\ 1010_H$  and  $0000\ 0000_H$  for Pn\_IOCRx registers represents input pull-up and no input pull device (tri-state mode) being activated, respectively. The switching of the intended mode of the device is controlled by HWCFG6.When a cold reset is activated and HWCFG6=1, the port pins except P33.8, P40 and P41 are set to input pull-up mode, P33.8, P40 and P41 are in tri-state mode as long as PORST is activated.If HWCFG6=0, the pins have the default state of tri-state mode. The pad state can also be configured by software through PMSWCR5.TRISTREQ bit. In the event of a warm reset or wake-up from standby mode, PMSWCR5.TRISTREQ is not affected by reset, hence Pn\_IOCRx registers have the reset values configured as per the last state of the TRISTREQ bit.

Note:

DAA LACDA

In LVDS (RX and TX) operation the IOCR register of both pins of the LVDS pair must be configured as output, i.e.  $1xxxx_B$ . This ensures that the pull devices are disconnected and don't interfere with LVDS operation.

Register Pn\_IOCR0 controls the Pn.[3:0] port lines

| P00_IC                                            | OCR0    |         |        |         |          |    |                                                             |                                  |    |     |    |                                               |         |        |         |  |
|---------------------------------------------------|---------|---------|--------|---------|----------|----|-------------------------------------------------------------|----------------------------------|----|-----|----|-----------------------------------------------|---------|--------|---------|--|
| Port 00<br>P02_IC                                 | •       | :/Outpu | t Cont | rol Reg | gister 0 |    | (010                                                        | н)                               |    |     |    | Re                                            | set Val | ue: Ta | ble 100 |  |
| Port 02<br>P10_IC                                 | •       | :/Outpu | t Cont | rol Reg | gister 0 |    | (010 <sub>H</sub> )                                         |                                  |    |     |    | Re                                            | set Val | ue: Ta | ble 100 |  |
| Port 10<br>P11_IC                                 | •       | :/Outpu | t Cont | rol Reg | gister 0 |    | (010                                                        | н)                               |    |     |    | Re                                            | set Val | ue: Ta | ble 100 |  |
| Port 11 Input/Output Control Register 0 P12_IOCR0 |         |         |        |         |          |    |                                                             | н)                               |    |     |    | Re                                            | set Val | ue: Ta | ble 100 |  |
| Port 12 Input/Output Control Register 0 P14_IOCR0 |         |         |        |         |          |    |                                                             | (010 <sub>H</sub> )              |    |     |    |                                               | set Val | ue: Ta | ble 100 |  |
| Port 14 Input/Output Control Register 0 P15_IOCR0 |         |         |        |         |          |    |                                                             | (010 <sub>H</sub> ) Reset Value: |    |     |    |                                               |         | ue: Ta | ble 100 |  |
| Port 1:                                           | •       | :/Outpu | t Cont | rol Reg | gister 0 |    | (010 <sub>H</sub> ) (010 <sub>H</sub> ) (010 <sub>H</sub> ) |                                  |    |     |    | Reset Value: Table 100 Reset Value: Table 100 |         |        |         |  |
| _                                                 | 0 Input | :/Outpu | t Cont | rol Reg | gister 0 |    |                                                             |                                  |    |     |    |                                               |         |        |         |  |
| <del>_</del>                                      | 1 Input | :/Outpu | t Cont | rol Reg | gister 0 |    |                                                             |                                  |    |     |    | Reset Value: Table 100                        |         |        |         |  |
| _                                                 |         | :/Outpu | t Cont | rol Reg | gister 0 |    | (010                                                        | (010 <sub>H</sub> )              |    |     |    | Reset Value: Table                            |         |        |         |  |
| 31                                                | 30      | 29      | 28     | 27      | 26       | 25 | 24                                                          | 23                               | 22 | 21  | 20 | 19                                            | 18      | 17     | 16      |  |
|                                                   |         | PC3     |        |         |          | 0  |                                                             |                                  |    | PC2 |    |                                               |         | 0      |         |  |
|                                                   |         | rw      |        |         |          | r  |                                                             |                                  |    | rw  |    |                                               |         | r      |         |  |
| 15                                                | 14      | 13      | 12     | 11      | 10       | 9  | 8                                                           | 7                                | 6  | 5   | 4  | 3                                             | 2       | 1      | 0       |  |
|                                                   | •       | PC1     |        |         |          | 0  | ,                                                           |                                  |    | PC0 |    |                                               |         | 0      |         |  |
| 1                                                 | +       | rw      |        | 1       |          | r  | 1                                                           | 1                                | 1  | rw  |    | 1                                             | 1       | r      |         |  |

| Field       | Bits       | Type | Description                                                                            |
|-------------|------------|------|----------------------------------------------------------------------------------------|
| PCx (x=0-3) | 8*x+7:8*x+ | rw   | Port Control for Pin x                                                                 |
|             | 3          |      | This bit field defines the Port n line x functionality according to <b>Table 101</b> . |



| Field | Bits                          | Туре | Description                                   |
|-------|-------------------------------|------|-----------------------------------------------|
| 0     | 26:24,<br>18:16, 10:8,<br>2:0 | r    | Reserved Read as 0; should be written with 0. |

#### Table 99 Access Mode Restrictions sorted by descending priority

Applies to P00\_IOCR0

Applies to P02\_IOCR0

Applies to P10\_IOCR0

Applies to P11\_IOCR0

Applies to P12\_IOCR0

Applies to P14\_IOCR0

Applies to P15\_IOCR0

Applies to **P20\_IOCR0**Applies to **P21\_IOCR0** 

Applies to P22\_IOCR0

| Mode Name Acc           |    | ss Mode     | Description                      |  |  |
|-------------------------|----|-------------|----------------------------------|--|--|
| Master enabled in ACCEN | rw | PCx (x=0-3) | write access for enabled masters |  |  |
| Otherwise (default)     | r  | PCx (x=0-3) |                                  |  |  |

#### Table 100 Reset Values

Applies to P00\_IOCR0

Applies to P02\_IOCR0

Applies to P10\_IOCR0

Applies to P11\_IOCR0

Applies to P12\_IOCR0

Applies to P14\_IOCR0

Applies to P15\_IOCR0

Applies to P20\_IOCR0

Applies to P21\_IOCR0

Applies to P22\_IOCR0

| Reset Type        | Reset Value            | Note                             |
|-------------------|------------------------|----------------------------------|
| Application Reset | 0000 0000 <sub>H</sub> | HWCFG6 is 0 (tri-state mode)     |
| Application Reset | 1010 1010 <sub>H</sub> | HWCFG6 is 1 (input pull-up mode) |

#### **Port Control Coding**

**Table 101** describes the coding of the PCx bit fields that determine the port line functionality.



Table 101 PCx Coding

| PCx[4:0]           | I/O    | Characteristics | Selected Pull-up / Pull-down / Selected Output Function |
|--------------------|--------|-----------------|---------------------------------------------------------|
| 0XX00 <sub>B</sub> | Input  | -               | No input pull device connected, tri-state mode          |
| 0XX01 <sub>B</sub> |        |                 | Input pull-down device connected                        |
| 0XX10 <sub>B</sub> |        |                 | Input pull-up device connected <sup>1)</sup>            |
| 0XX11 <sub>B</sub> |        |                 | No input pull device connected, tri-state mode          |
| 10000 <sub>B</sub> | Output | Push-pull       | General-purpose output                                  |
| 10001 <sub>B</sub> |        |                 | Alternate output function 1                             |
| 10010 <sub>B</sub> |        |                 | Alternate output function 2                             |
| 10011 <sub>B</sub> |        |                 | Alternate output function 3                             |
| 10100 <sub>B</sub> |        |                 | Alternate output function 4                             |
| 10101 <sub>B</sub> |        |                 | Alternate output function 5                             |
| 10110 <sub>B</sub> |        |                 | Alternate output function 6                             |
| 10111 <sub>B</sub> |        |                 | Alternate output function 7                             |
| 11000 <sub>B</sub> |        | Open-drain      | General-purpose output                                  |
| 11001 <sub>B</sub> |        |                 | Alternate output function 1                             |
| 11010 <sub>B</sub> |        |                 | Alternate output function 2                             |
| 11011 <sub>B</sub> |        |                 | Alternate output function 3                             |
| 11100 <sub>B</sub> |        |                 | Alternate output function 4                             |
| 11101 <sub>B</sub> |        |                 | Alternate output function 5                             |
| 11110 <sub>B</sub> |        |                 | Alternate output function 6                             |
| 11111 <sub>B</sub> |        |                 | Alternate output function 7                             |

<sup>1)</sup> This is the default pull device setting after reset for powertrain applications.

| P23_IOCR0 Port 23 Input/Output Control Register 0 P32_IOCR0 |    |         |         |         |          |    |                     | (010 <sub>H</sub> ) Reset Value: Table 1 |    |     |    |                        |                        |         | ble 103 |  |
|-------------------------------------------------------------|----|---------|---------|---------|----------|----|---------------------|------------------------------------------|----|-----|----|------------------------|------------------------|---------|---------|--|
| Port 32 Input/Output Control Register 0 P33_IOCR0           |    |         |         |         |          |    |                     | (010 <sub>H</sub> )                      |    |     |    |                        | Reset Value: Table 103 |         |         |  |
| Port 33 Input/Output Control Register 0 P34 IOCR0           |    |         |         |         |          |    | (010 <sub>H</sub> ) |                                          |    |     |    | Reset Value: Table 103 |                        |         |         |  |
| _                                                           |    | t/Outpu | ıt Cont | rol Reg | gister 0 |    | (010                | <sub>H</sub> )                           |    |     |    | Re                     | set Val                | lue: Ta | ble 103 |  |
| 31                                                          | 30 | 29      | 28      | 27      | 26       | 25 | 24                  | 23                                       | 22 | 21  | 20 | 19                     | 18                     | 17      | 16      |  |
|                                                             | •  | РСЗ     |         | •       |          | 0  | •                   |                                          | '  | PC2 |    | •                      |                        | 0       |         |  |
| L                                                           | 1  | rw      | I       | 1       |          | r  | 1                   |                                          | 1  | rw  |    | 1                      |                        | r       |         |  |
| 15                                                          | 14 | 13      | 12      | 11      | 10       | 9  | 8                   | 7                                        | 6  | 5   | 4  | 3                      | 2                      | 1       | 0       |  |
|                                                             |    | PC1     | ·       |         |          | 0  |                     |                                          |    | PC0 |    |                        |                        | 0       |         |  |
| 1                                                           | 1  | rw      |         | 1       | 1        | r  | 1                   | 1                                        | 1  | rw  |    | 1                      | 1                      | r       |         |  |



| Field       | Bits                          | Туре | Description                                                                                           |
|-------------|-------------------------------|------|-------------------------------------------------------------------------------------------------------|
| PCx (x=0-3) | 8*x+7:8*x+<br>3               | rw   | Port Control for Pin x This bit field defines the Port n line x functionality according to Table 101. |
| 0           | 26:24,<br>18:16, 10:8,<br>2:0 | r    | Reserved Read as 0; should be written with 0.                                                         |

### Table 102 Access Mode Restrictions sorted by descending priority

Applies to P23\_IOCR0 Applies to P32\_IOCR0 Applies to P33\_IOCR0 Applies to P34\_IOCR0

| Mode Name               | Acce | ss Mode     | Description                      |  |  |  |
|-------------------------|------|-------------|----------------------------------|--|--|--|
| Master enabled in ACCEN | rw   | PCx (x=0-3) | write access for enabled masters |  |  |  |
| Otherwise (default)     | r    | PCx (x=0-3) |                                  |  |  |  |

#### Table 103 Reset Values

Applies to P23\_IOCR0
Applies to P32\_IOCR0
Applies to P33\_IOCR0
Applies to P34\_IOCR0

| Reset Type        | Reset Value            | Note                             |
|-------------------|------------------------|----------------------------------|
| Application Reset | 0000 0000 <sub>H</sub> | HWCFG6 is 0 (tri-state mode)     |
| Application Reset | 1010 1010 <sub>H</sub> | HWCFG6 is 1 (input pull-up mode) |

#### Port 00 Input/Output Control Register 4

Register Pn\_IOCR4 controls the Pn.[7:4] port lines



| P00_IC                                            | OCR4           |            |          |          |          |    |                                            |                     |    |     |    |                                               |                        |          |         |  |
|---------------------------------------------------|----------------|------------|----------|----------|----------|----|--------------------------------------------|---------------------|----|-----|----|-----------------------------------------------|------------------------|----------|---------|--|
| Port 00 Input/Output Control Register 4 P02_IOCR4 |                |            |          |          |          |    |                                            | н)                  |    |     |    | Re                                            | set Va                 | lue: Tal | ble 105 |  |
| _                                                 |                | t/Outpu    | ıt Cant  | rol Dog  | rictor 1 |    | /01/                                       | (014 <sub>H</sub> ) |    |     |    |                                               | sot Va                 | luo. Tal | ble 105 |  |
| Port 02 Input/Output Control Register 4 P10_IOCR4 |                |            |          |          |          |    |                                            | Ή)                  |    |     |    | Re                                            | set va                 | iue: Tai | DIE 103 |  |
| _                                                 |                | t/Outpu    | ıt Cont  | rol Reg  | gister 4 |    | (014                                       | L)                  |    |     |    | Re                                            | set Va                 | lue: Tal | ble 105 |  |
| P11_IC                                            | •              | •          |          |          |          |    | •                                          | m <sup>*</sup>      |    |     |    |                                               |                        |          |         |  |
| Port 1                                            | 1 Input        | t/Outpu    | ıt Cont  | rol Reg  | gister 4 |    | (014                                       | н)                  |    |     |    | Re                                            | set Va                 | lue: Tal | ble 105 |  |
| P14_IC                                            |                |            |          |          | 4        |    |                                            |                     |    |     |    |                                               |                        |          |         |  |
|                                                   | •              | t/Outpu    | it Cont  | rol Reg  | gister 4 |    | (014                                       | Ή)                  |    |     |    | Re                                            | set Va                 | lue: Ta  | ble 105 |  |
| P15_IC                                            |                | t/Outpu    | ıt Cont  | rol Rec  | ristar 4 |    | (014                                       | . 1                 |    |     |    | Reset Value: Table 105                        |                        |          |         |  |
| P20_IC                                            | •              | t/Outpu    | it Com   | i ot ite | 513(61 4 |    | (014                                       | (014 <sub>H</sub> ) |    |     |    |                                               | neset value. Table 103 |          |         |  |
|                                                   |                | t/Outpu    | ıt Cont  | rol Reg  | gister 4 |    | (014 <sub>H</sub> )                        |                     |    |     |    | Reset Value: Table 105                        |                        |          |         |  |
| P21_IC                                            | OCR4           |            |          |          |          |    |                                            |                     |    |     |    |                                               |                        |          |         |  |
|                                                   | •              | t/Outpu    | ıt Cont  | rol Reg  | gister 4 |    | (014 <sub>H</sub> )<br>(014 <sub>H</sub> ) |                     |    |     |    | Reset Value: Table 105 Reset Value: Table 105 |                        |          |         |  |
| P22_IC                                            |                |            |          |          |          |    |                                            |                     |    |     |    |                                               |                        |          |         |  |
| Port 22                                           | •              | t/Outpu    | it Cont  | rol Reg  | gister 4 |    |                                            |                     |    |     |    |                                               |                        |          |         |  |
| _                                                 |                | t/Outpu    | ıt Cont  | rol Res  | zister 4 |    | (014                                       | )                   |    |     |    | Re                                            | set Va                 | lue: Tal | ble 105 |  |
| 31                                                | <b>.</b><br>30 | . <u> </u> | 28       | 27       | 26       | 25 | <b>.</b><br>24                             | 23                  | 22 | 21  | 20 | 19                                            | 18                     | 17       | 16      |  |
|                                                   | 1              | 1          |          |          |          |    |                                            |                     |    | 1   |    | 1                                             |                        | T        | 10      |  |
|                                                   | 1              | PC7        | •        | 1        |          | 0  | Т                                          |                     | 1  | PC6 |    | T                                             |                        | 0        |         |  |
|                                                   |                | rw         |          | •        |          | r  |                                            |                     |    | rw  |    |                                               |                        | r        |         |  |
| 15                                                | 14             | 13         | 12       | 11       | 10       | 9  | 8                                          | 7                   | 6  | 5   | 4  | 3                                             | 2                      | 1        | 0       |  |
|                                                   |                | PC5        |          | 1        | '        | 0  |                                            |                     |    | PC4 |    | ı                                             |                        | 0        | '       |  |
|                                                   | 1              | rw         | <u> </u> | 1        | <u> </u> | r  | 1                                          |                     | 1  | rw  |    | 1                                             |                        | r        | 1       |  |

| Field       | Bits                          | Type | Description                                                                                                    |
|-------------|-------------------------------|------|----------------------------------------------------------------------------------------------------------------|
| PCx (x=4-7) | 8*x-25:8*x-<br>29             | rw   | Port Control for Port 00 Pin x  This bit field defines the Port n line x functionality according to Table 101. |
| 0           | 26:24,<br>18:16, 10:8,<br>2:0 | r    | Reserved Read as 0; should be written with 0.                                                                  |



#### Table 104 Access Mode Restrictions sorted by descending priority

Applies to P00\_IOCR4

Applies to P02\_IOCR4

Applies to P10\_IOCR4

Applies to P11\_IOCR4

Applies to P14\_IOCR4

Applies to P15\_IOCR4

Applies to P20\_IOCR4

Applies to P21\_IOCR4

Applies to P22\_IOCR4

Applies to P23\_IOCR4

| Mode Name               | Acce | ss Mode     | Description                      |  |  |
|-------------------------|------|-------------|----------------------------------|--|--|
| Master enabled in ACCEN | rw   | PCx (x=4-7) | write access for enabled masters |  |  |
| Otherwise (default)     | r    | PCx (x=4-7) |                                  |  |  |

#### Table 105 Reset Values

Applies to P00\_IOCR4

Applies to P02\_IOCR4

Applies to P10\_IOCR4

Applies to P11\_IOCR4

Applies to P14\_IOCR4

Applies to P15\_IOCR4

Applies to P20\_IOCR4

Applies to P21\_IOCR4

Applies to P22\_IOCR4

Applies to P23\_IOCR4

| Reset Type        | Reset Value            | Note                             |
|-------------------|------------------------|----------------------------------|
| Application Reset | 0000 0000 <sub>H</sub> | HWCFG6 is 0 (tri-state mode)     |
| Application Reset | 1010 1010 <sub>H</sub> | HWCFG6 is 1 (input pull-up mode) |

#### P32\_IOCR4

Port 32 Input/Output Control Register 4 (014<sub>H</sub>) Reset Value: Table 107

P33\_IOCR4

Port 33 Input/Output Control Register 4 (014<sub>H</sub>) Reset Value: Table 107

| 31       | 30 | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20 | 19 | 18 | 17 | 16 |
|----------|----|-----|----|----|----|----|----|----|----|-----|----|----|----|----|----|
|          | ı  | PC7 | ı  | ı  |    | 0  | 1  |    | 1  | PC6 | I  | ı  |    | 0  | 1  |
|          | 1  | rw  | 1  | 1  |    | r  | 1  |    | 1  | rw  | I  | 1  |    | r  |    |
| 15       | 14 | 13  | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5   | 4  | 3  | 2  | 1  | 0  |
|          | 1  | PC5 | ı  | 1  |    | 0  | ı  |    | ı  | PC4 | I  | ı  |    | 0  | 1  |
| <u> </u> | T  | rw  | 1  | T  |    | r  | 1  |    | Ĭ. | rw  | I. | 1  |    | r  | Ī  |



| Field       | Bits                          | Туре | Description                                                                                                   |
|-------------|-------------------------------|------|---------------------------------------------------------------------------------------------------------------|
| PCx (x=4-7) | 8*x-25:8*x-<br>29             | rw   | Port Control for Port 32 Pin x This bit field defines the Port n line x functionality according to Table 101. |
| 0           | 26:24,<br>18:16, 10:8,<br>2:0 | r    | Reserved Read as 0; should be written with 0.                                                                 |

### Table 106 Access Mode Restrictions sorted by descending priority

Applies to P32\_IOCR4
Applies to P33\_IOCR4

| Mode Name               | Acce | ss Mode     | Description                      |  |  |  |
|-------------------------|------|-------------|----------------------------------|--|--|--|
| Master enabled in ACCEN | rw   | PCx (x=4-7) | write access for enabled masters |  |  |  |
| Otherwise (default)     | r    | PCx (x=4-7) |                                  |  |  |  |

#### Table 107 Reset Values

Applies to P32\_IOCR4
Applies to P33\_IOCR4

| Reset Type        | Reset Value            | Note                             |
|-------------------|------------------------|----------------------------------|
| Application Reset | 0000 0000 <sub>H</sub> | HWCFG6 is 0 (tri-state mode)     |
| Application Reset | 1010 1010 <sub>H</sub> | HWCFG6 is 1 (input pull-up mode) |

### Port 00 Input/Output Control Register 8

Register Pn\_IOCR8 controls the Pn.[11:8] port lines



| P00_I0                                  | OCR8                                                                                         |          |        |          |          |    |                     |                                            |    |        |    |                                               |                        |    |    |  |
|-----------------------------------------|----------------------------------------------------------------------------------------------|----------|--------|----------|----------|----|---------------------|--------------------------------------------|----|--------|----|-----------------------------------------------|------------------------|----|----|--|
|                                         | -                                                                                            | t/Outpu  | t Cont | rol Reg  | gister 8 |    | (018 <sub>H</sub> ) |                                            |    |        |    | Re                                            | Reset Value: Table 109 |    |    |  |
| P02_IC                                  |                                                                                              | t/Outpu  | t Cont | rol Reg  | gister 8 |    | (018 <sub>H</sub> ) |                                            |    |        |    | Reset Value: Table 109                        |                        |    |    |  |
| P10_IC                                  | _                                                                                            | -        |        |          |          |    |                     | •••                                        |    |        |    |                                               |                        |    |    |  |
| Port 1                                  | 0 Inpu                                                                                       | t/Outpu  | t Cont | rol Reg  | gister 8 |    | (018                | <sub>H</sub> )                             |    |        |    | Reset Value: Table 109                        |                        |    |    |  |
| P11_IC                                  |                                                                                              |          |        |          |          |    |                     |                                            |    |        |    |                                               |                        |    |    |  |
| Port 11 Input/Output Control Register 8 |                                                                                              |          |        |          |          |    |                     | <sub>H</sub> )                             |    |        |    | Re                                            | Reset Value: Table 109 |    |    |  |
| _                                       | P14_IOCR8 Port 14 Input/Output Control Register 8 (018 <sub>H</sub> ) Reset Value: Table 109 |          |        |          |          |    |                     |                                            |    |        |    |                                               |                        |    |    |  |
|                                         | -                                                                                            | t/Outpu  | t Cont | rol Reg  | gister 8 |    | (018                | (018 <sub>H</sub> ) Reset Value: Table 109 |    |        |    |                                               |                        |    |    |  |
| P15_IC                                  |                                                                                              | t/Outpu  | t Cont | rol Dad  | rictar Q |    | (018 <sub>H</sub> ) |                                            |    |        |    | Reset Value: Table 109 Reset Value: Table 109 |                        |    |    |  |
| P20_IC                                  | -                                                                                            | ι, σατρα | Conc   | i ot Ke  | gister o |    |                     |                                            |    |        |    |                                               |                        |    |    |  |
| _                                       |                                                                                              | t/Outpu  | t Cont | rol Res  | zister 8 |    |                     |                                            |    |        |    |                                               |                        |    |    |  |
| P33_IC                                  | -                                                                                            | -,       |        |          | ,        |    |                     |                                            |    |        |    |                                               |                        |    |    |  |
| Port 3                                  | 3 Inpu                                                                                       | t/Outpu  | t Cont | rol Reg  | gister 8 |    | (018                | (018 <sub>H</sub> )                        |    |        |    |                                               | Reset Value: Table 110 |    |    |  |
| 31                                      | 30                                                                                           | 29       | 28     | 27       | 26       | 25 | 24                  | 23                                         | 22 | 21     | 20 | 19                                            | 18                     | 17 | 16 |  |
|                                         | '                                                                                            | PC11     |        | ļ.       |          | 0  | '                   |                                            | ı  | PC10   |    | ı                                             |                        | 0  |    |  |
|                                         | 1                                                                                            | rw       |        | <u> </u> |          | r  | <del></del>         |                                            | l  | rw     |    | 1                                             |                        | r  |    |  |
| 15                                      | 14                                                                                           | 13       | 12     | 11       | 10       | 9  | 8                   | 7                                          | 6  | 5      | 4  | 3                                             | 2                      | 1  | 0  |  |
|                                         | 1                                                                                            | D.C.     |        | ı        |          | 1  | 1                   |                                            | ı  | D.C.O. |    | ı                                             |                        | -  | 1  |  |
|                                         | 1                                                                                            | PC9      |        | T.       |          | 0  | Т                   |                                            | 1  | PC8    |    | 1                                             |                        | 0  |    |  |
|                                         | •                                                                                            | rw       |        |          |          | r  | •                   |                                            |    | rw     |    |                                               |                        | r  |    |  |

| Field        | Bits                          | Туре | Description                                                                                                   |  |  |  |  |  |
|--------------|-------------------------------|------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PCx (x=8-11) | 8*x-57:8*x-<br>61             | rw   | Port Control for Port 00 Pin x This bit field defines the Port n line x functionality according to Table 101. |  |  |  |  |  |
| 0            | 26:24,<br>18:16, 10:8,<br>2:0 | r    | Reserved Read as 0; should be written with 0.                                                                 |  |  |  |  |  |

# Table 108 Access Mode Restrictions sorted by descending priority

Applies to P00\_IOCR8
Applies to P02\_IOCR8
Applies to P10\_IOCR8
Applies to P11\_IOCR8

Applies to P14\_IOCR8

Applies to P15\_IOCR8

Applies to P20\_IOCR8

Applies to P33\_IOCR8

| <b>Mode Name</b>        | Acce | ss Mode      | Description                      |  |  |  |
|-------------------------|------|--------------|----------------------------------|--|--|--|
| Master enabled in ACCEN | rw   | PCx (x=8-11) | write access for enabled masters |  |  |  |
| Otherwise (default)     | r    | PCx (x=8-11) |                                  |  |  |  |



#### Table 109 Reset Values variant 1

Applies to P00\_IOCR8

Applies to P02\_IOCR8

Applies to P10\_IOCR8

Applies to P11\_IOCR8

Applies to P14\_IOCR8

Applies to P15\_IOCR8 Applies to P20\_IOCR8

| Reset Type        | Reset Value            | Note                             |
|-------------------|------------------------|----------------------------------|
| Application Reset | 0000 0000 <sub>H</sub> | HWCFG6 is 0 (tri-state mode)     |
| Application Reset | 1010 1010 <sub>H</sub> | HWCFG6 is 1 (input pull-up mode) |

## Table 110 Reset Values of P33\_IOCR8

| Reset Type        | Reset Value            | Note                             |
|-------------------|------------------------|----------------------------------|
| Application Reset | 0000 0000 <sub>H</sub> | HWCFG6 is 0 (tri-state mode)     |
| Application Reset | 1010 1000 <sub>H</sub> | HWCFG6 is 1 (input pull-up mode) |

## Port 00 Input/Output Control Register 12

Register Pn\_IOCR12 controls the Pn.[15:12] port lines

| P00 | 100 | CR | 12 |
|-----|-----|----|----|
|-----|-----|----|----|

|                                                     |        | 0 Input<br>OCR12 | t/Outpu | ıt Cont | trol Reg                       | gister 1 | .2 | (010                                  | н)       |                        |         |    | Re | set Va  | lue: Tal | ble 112 |
|-----------------------------------------------------|--------|------------------|---------|---------|--------------------------------|----------|----|---------------------------------------|----------|------------------------|---------|----|----|---------|----------|---------|
|                                                     | Port 1 |                  | t/Outpu | ıt Cont | trol Reg                       | gister 1 | .2 | (010                                  | н)       |                        |         |    | Re | set Va  | lue: Tal | ble 112 |
| Port 20 Input/Output Control Register 12 P33_IOCR12 |        |                  |         |         |                                |          |    | (01C <sub>H</sub> ) Reset Value: Tabl |          |                        |         |    |    | ble 112 |          |         |
| Port 33 Input/Output Control Register 12            |        |                  |         |         | (01C <sub>H</sub> ) Reset Valu |          |    |                                       |          | lue: <mark>Ta</mark> l | ble 112 |    |    |         |          |         |
| 1                                                   | 31     | 30               | 29      | 28      | 27                             | 26       | 25 | 24                                    | 23       | 22                     | 21      | 20 | 19 | 18      | 17       | 16      |
|                                                     |        |                  | PC15    | '       | "                              |          | 0  | •                                     |          |                        | PC14    |    |    |         | 0        | '       |
| j                                                   |        | 1                | rw      | 1       | +                              | 1        | r  | 1                                     | <u> </u> | <del> </del>           | rw      |    | 1  | -       | r        |         |
|                                                     | 15     | 14               | 13      | 12      | 11                             | 10       | 9  | 8                                     | 7        | 6                      | 5       | 4  | 3  | 2       | 1        | 0       |
|                                                     |        | 1                | PC13    | 1       | 1                              |          | 0  | 1                                     |          | I                      | PC12    |    | 1  |         | 0        | 1       |

| Field         | Bits                          | Туре | Description                                                                                                    |  |  |  |  |  |
|---------------|-------------------------------|------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PCx (x=12-15) | 8*x-89:8*x-<br>93             | rw   | Port Control for Port 00 Pin x  This bit field defines the Port n line x functionality according to Table 101. |  |  |  |  |  |
| 0             | 26:24,<br>18:16, 10:8,<br>2:0 | r    | Reserved Read as 0; should be written with 0.                                                                  |  |  |  |  |  |



## Table 111 Access Mode Restrictions sorted by descending priority

Applies to P00\_IOCR12
Applies to P11\_IOCR12

Applies to P20\_IOCR12

Applies to P33\_IOCR12

| Mode Name               | Acce | ss Mode       | Description                      |  |  |  |
|-------------------------|------|---------------|----------------------------------|--|--|--|
| Master enabled in ACCEN | rw   | PCx (x=12-15) | write access for enabled masters |  |  |  |
| Otherwise (default)     | r    | PCx (x=12-15) |                                  |  |  |  |

#### Table 112 Reset Values

Applies to P00\_IOCR12

Applies to P11\_IOCR12

Applies to P20\_IOCR12

Applies to P33\_IOCR12

| Reset Type        | Reset Value            | Note                             |
|-------------------|------------------------|----------------------------------|
| Application Reset | 0000 0000 <sub>H</sub> | HWCFG6 is 0 (tri-state mode)     |
| Application Reset | 1010 1010 <sub>H</sub> | HWCFG6 is 1 (input pull-up mode) |

## **Port 00 Input Register**

The logic level of a GPIO pin can be read via the read-only port input register Pn\_IN.Reading the Pn\_IN register always returns the current logical value at the GPIO pin independently whether the pin is selected as input or output.

| P00_IN |                                                      |        |     |     |     |            |      |    |                          |                                                 |          |         |         |         |                   |  |
|--------|------------------------------------------------------|--------|-----|-----|-----|------------|------|----|--------------------------|-------------------------------------------------|----------|---------|---------|---------|-------------------|--|
|        | 0 Input                                              | Regist | er  |     |     |            | (024 | н) |                          | Application Reset Value: 0000 XXXX <sub>H</sub> |          |         |         |         |                   |  |
| P11_IN |                                                      |        |     |     |     |            | (024 |    |                          | _                                               |          |         |         |         |                   |  |
|        | Port 11 Input Register P20_IN Port 20 Input Register |        |     |     |     |            |      |    |                          | Application Reset Value: 0000 XXXX <sub>H</sub> |          |         |         |         |                   |  |
| _      |                                                      |        |     |     |     |            |      |    | (024 <sub>H</sub> ) Appl |                                                 |          |         | at Valu | ۰ ۵۵۵۵  | XXXX              |  |
| P33 IN |                                                      |        |     |     |     |            |      | Ή/ |                          | API                                             | pticatio | JII KES | et vatu | e. 0000 | XXXXH             |  |
| _      | 3 Input                                              | Regist | er  |     |     |            | (024 | н) |                          | Apı                                             | plicatio | on Rese | et Valu | e: 0000 | XXXX <sub>H</sub> |  |
| 31     | 30                                                   | 29     | 28  | 27  | 26  | 25         | 24   | 23 | 22                       | 21                                              | 20       | 19      | 18      | 17      | 16                |  |
|        | ı                                                    |        | ı   | ı   | ı   |            |      | 0  | ı                        | ı                                               | ı        |         |         | ı       | 1                 |  |
|        | 1                                                    | ı      | I   | I   | I   | <u> </u>   | I    | r  | I                        | I                                               | I        | ı       | 1       | I       | 1                 |  |
| 15     | 14                                                   | 13     | 12  | 11  | 10  | 9          | 8    | 7  | 6                        | 5                                               | 4        | 3       | 2       | 1       | 0                 |  |
| P15    | P14                                                  | P13    | P12 | P11 | P10 | <b>P</b> 9 | Р8   | P7 | P6                       | P5                                              | P4       | Р3      | P2      | P1      | P0                |  |
| rh     | rh                                                   | rh     | rh  | rh  | rh  | rh         | rh   | rh | rh                       | rh                                              | rh       | rh      | rh      | rh      | rh                |  |



| Field       | Bits  | Туре | Description                                                                                                                                                 |
|-------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Px (x=0-15) | х     | rh   | Input Bit x This bit indicates the level at the input pin Pn.x.  0 <sub>B</sub> The input level of Pn.x is 0.  1 <sub>B</sub> The input level of Pn.x is 1. |
| 0           | 31:16 | r    | Reserved Read as 0.                                                                                                                                         |

| P02_IN Port 02 Input Register P10_IN Port 10 Input Register |                                      |         |          |    |     |     | -        | (024 <sub>H</sub> ) Application Reset Value: 000 (024 <sub>H</sub> ) Application Reset Value: 000 |    |    |          |                                                 |         |         |         |                   |
|-------------------------------------------------------------|--------------------------------------|---------|----------|----|-----|-----|----------|---------------------------------------------------------------------------------------------------|----|----|----------|-------------------------------------------------|---------|---------|---------|-------------------|
| ı                                                           | P14_IN Port 14 Input Register P15_IN |         |          |    |     |     |          | (024                                                                                              | н) |    | Ap       | Application Reset Value: 0000 0XXX <sub>H</sub> |         |         |         |                   |
|                                                             |                                      | 5 Input | Regist   | er |     |     |          | (024                                                                                              | н) |    | Ap       | plicatio                                        | on Rese | et Valu | e: 0000 | 0XXX <sub>H</sub> |
| т                                                           | 31                                   | 30      | 29       | 28 | 27  | 26  | 25       | 24                                                                                                | 23 | 22 | 21       | 20                                              | 19      | 18      | 17      | 16                |
|                                                             |                                      |         | 1        |    | •   |     |          |                                                                                                   | D  | '  | 1        | 1                                               |         | •       | •       |                   |
| L                                                           |                                      | 1       | <u> </u> | 1  | 1   | 1   | <u> </u> | 1                                                                                                 | r  | 1  | <u> </u> | <u> </u>                                        | 1       | 1       | 1       |                   |
|                                                             | 15                                   | 14      | 13       | 12 | 11  | 10  | 9        | 8                                                                                                 | 7  | 6  | 5        | 4                                               | 3       | 2       | 1       | 0                 |
|                                                             | 0                                    | 0       | 0        | 0  | P11 | P10 | P9       | P8                                                                                                | P7 | P6 | P5       | P4                                              | Р3      | P2      | P1      | P0                |
| I                                                           | r                                    | r       | r        | r  | rh  | rh  | rh       | rh                                                                                                | rh | rh | rh       | rh                                              | rh      | rh      | rh      | rh                |

| Field       | Bits                        | Type | Description                                                                                                                                                 |
|-------------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Px (x=0-11) | х                           | rh   | Input Bit x This bit indicates the level at the input pin Pn.x.  O <sub>B</sub> The input level of Pn.x is 0.  1 <sub>B</sub> The input level of Pn.x is 1. |
| 0           | 15, 14, 13,<br>12,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                               |



|                                                                        | 2 Input                                                 | Regist                                                              | er                                 |                      |                                        |                     | (024                                 | н)                        |         | Ар               | plicati                            | on Res                        | et Valu                           | e: 0000                       | 000X                             |    |    |
|------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------|------------------------------------|----------------------|----------------------------------------|---------------------|--------------------------------------|---------------------------|---------|------------------|------------------------------------|-------------------------------|-----------------------------------|-------------------------------|----------------------------------|----|----|
| P34_IN<br>Port 3                                                       | ง<br>4 Input                                            | Regist                                                              | er                                 |                      |                                        |                     | (024 <sub>H</sub> )                  |                           |         |                  | Application Reset Value: 0000 000X |                               |                                   |                               |                                  |    |    |
| 31                                                                     | 30                                                      | 29                                                                  | 29 28                              |                      | 28 27                                  |                     | 26                                   | 25                        | 24      | 23               | 22                                 | 21                            | 20                                | 19                            | 18                               | 17 | 16 |
|                                                                        | ı                                                       | ı                                                                   |                                    | ,                    |                                        | ı                   |                                      | D                         | ı       | ı                | ı                                  | ı                             | ı                                 | 1                             | I                                |    |    |
|                                                                        | 1                                                       | 1                                                                   | 1 1                                |                      |                                        | 1                   | 1                                    | r                         | ı       | 1                | 1                                  | ı                             | ı                                 | 1                             | 1                                |    |    |
| 15                                                                     | 14                                                      | 13                                                                  | 12                                 | 11                   | 10                                     | 9                   | 8                                    | 7                         | 6       | 5                | 4                                  | 3                             | 2                                 | 1                             | 0                                |    |    |
| 0                                                                      | 0                                                       | 0                                                                   | 0                                  | 0                    | 0                                      | 0                   | 0                                    | 0                         | 0       | 0                | 0                                  | Р3                            | P2                                | P1                            | P0                               |    |    |
| r                                                                      | r                                                       | r                                                                   | r                                  | r                    | r                                      | r                   | r                                    | r                         | r       | r                | r                                  | rh                            | rh                                | rh                            | rh                               |    |    |
| Field                                                                  |                                                         | Bits                                                                |                                    | Туре                 | De                                     | scripti             | on                                   |                           |         |                  |                                    |                               |                                   |                               |                                  |    |    |
| )<br>)                                                                 | ,<br>                                                   | 15, 1                                                               | .4, 13,                            | r                    | Th<br>0 <sub>B</sub><br>1 <sub>B</sub> | The<br>served       | ndicate<br>input l<br>input l        | evel of                   | Pn.x is | 0.               | t pin Pı                           | า.x.                          |                                   |                               |                                  |    |    |
|                                                                        |                                                         | 12,1                                                                | 1,10,9,                            |                      | Re                                     | ad as 0             | ; shoul                              | d be wr                   | itten w | ith 0.           |                                    |                               |                                   |                               |                                  |    |    |
| ort 2                                                                  | 1 Input                                                 | 12,1<br>8,7,<br>31:1                                                | 6, 5, 4,<br>6                      |                      | Re                                     | ead as 0            | ; shoul                              |                           | itten w |                  | plicatio                           | on Reso                       | et Valu                           | e: 0000                       | ) 00X                            |    |    |
| Port 2:<br>P22_IN<br>Port 2:                                           | 1 Input<br>N<br>2 Input                                 | 12,1<br>8,7,<br>31:10                                               | 6, 5, 4,<br>6<br>:er               |                      | Re                                     | ead as 0            |                                      | н)                        | itten w | Ap               | -                                  |                               |                                   | e: 0000                       |                                  |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:                      | 1 Input<br>N<br>2 Input<br>N<br>3 Input                 | 12,1<br>8,7,<br>31:10<br>Regist                                     | 6, 5, 4,<br>6<br>:er               |                      | Re                                     | ead as 0            | (024                                 | н)                        | itten w | Ap<br>Ap         | plicatio                           | on Reso                       | et Valu                           |                               | 00XX                             |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN            | 1 Input<br>N<br>2 Input<br>N<br>3 Input                 | 12,1<br>8,7,<br>31:10<br>Regist                                     | 6, 5, 4,<br>6<br>:er<br>:er        |                      | Re                                     | ead as 0            | (024                                 | н)<br>н)                  | itten w | Ap<br>Ap         | plication                          | on Reso                       | et Valu                           | e: 0000                       | XX00 (                           |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN            | 1 Input<br>N<br>2 Input<br>N<br>3 Input<br>N            | 12,1<br>8,7,<br>31:10<br>Regist                                     | 6, 5, 4,<br>6<br>:er<br>:er        | 27                   | 26                                     | 25                  | (024<br>(024<br>(024                 | н)<br>н)                  | itten w | Ap<br>Ap         | plication                          | on Reso                       | et Valu                           | e: 0000<br>e: 0000            | XX00 (                           |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN            | 1 Input<br>N<br>2 Input<br>N<br>3 Input<br>N<br>2 Input | 12,1<br>8,7,<br>31:10<br>Regist<br>Regist                           | 6, 5, 4,<br>6<br>eer<br>eer        |                      |                                        |                     | (024<br>(024<br>(024<br>(024         | н)<br>н)<br>н)            |         | Ap<br>Ap<br>Ap   | plication plication plication      | on Reso<br>on Reso<br>on Reso | et Valu<br>et Valu<br>et Valu     | e: 0000<br>e: 0000<br>e: 0000 | 00XX<br>00XX<br>00XX             |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN            | 1 Input<br>N<br>2 Input<br>N<br>3 Input<br>N<br>2 Input | 12,1<br>8,7,<br>31:10<br>Regist<br>Regist                           | 6, 5, 4,<br>6<br>eer<br>eer        |                      |                                        |                     | (024<br>(024<br>(024<br>(024         | н)<br>н)<br>н)<br>н)      |         | Ap<br>Ap<br>Ap   | plication plication plication      | on Reso<br>on Reso<br>on Reso | et Valu<br>et Valu<br>et Valu     | e: 0000<br>e: 0000<br>e: 0000 | 00XX<br>00XX<br>00XX             |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN            | 1 Input<br>N<br>2 Input<br>N<br>3 Input<br>N<br>2 Input | 12,1<br>8,7,<br>31:10<br>Regist<br>Regist                           | 6, 5, 4,<br>6<br>eer<br>eer        |                      |                                        |                     | (024<br>(024<br>(024<br>(024         | н)<br>н)<br>н)<br>23      |         | Ap<br>Ap<br>Ap   | plication plication plication      | on Reso<br>on Reso<br>on Reso | et Valu<br>et Valu<br>et Valu     | e: 0000<br>e: 0000<br>e: 0000 | 00XX<br>00XX<br>00XX             |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN<br>Port 3: | 1 Input<br>N<br>2 Input<br>N<br>3 Input<br>N<br>2 Input | 12,1<br>8,7,<br>31:10<br>Regist<br>Regist<br>Regist                 | 6, 5, 4,<br>6<br>eer<br>eer<br>eer | 27                   | 26                                     | 25                  | (024<br>(024<br>(024<br>(024         | н)<br>н)<br>н)<br>23<br>o | 22      | Ap Ap Ap 21      | plication plication 20             | on Reso<br>on Reso<br>on Reso | et Valuet Valuet Valuet Value     | e: 0000<br>e: 0000<br>17      | 00XX<br>00XX<br>00XX             |    |    |
| Port 2:<br>P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN<br>Port 3: | 1 Input N 2 Input N 3 Input N 2 Input                   | 12,1<br>8,7,<br>31:10<br>Regist<br>Regist<br>Regist<br>29           | 6, 5, 4,<br>6 er er er 28          | 27                   | 26                                     | 25                  | (024<br>(024<br>(024<br>24           | н)<br>н)<br>н)<br>23<br>о | 22      | Ap Ap Ap 21      | plication plication 20             | on Reso<br>on Reso<br>19      | et Valuet Valuet Valuet Value     | e: 0000<br>e: 0000<br>17      | 0 00XX<br>0 00XX<br>0 00XX<br>16 |    |    |
| P22_IN<br>Port 2:<br>P23_IN<br>Port 2:<br>P32_IN<br>Port 3:<br>31      | 1 Input N 2 Input N 3 Input N 2 Input  30               | 12,1<br>8,7,<br>31:10<br>Regist<br>Regist<br>Regist<br>Regist<br>29 | 6, 5, 4, 6  eer eer 28  12  0      | 27<br>11<br><b>0</b> | 26<br>10<br><b>0</b>                   | 25<br>9<br><b>0</b> | (024<br>(024<br>(024<br>24<br>8<br>0 | H) H) 23 0 r 7            | 6<br>P6 | Ap Ap Ap 21 5 P5 | plication plication 20             | on Reso<br>on Reso<br>19      | et Valuet Valuet Valuet Valuet 18 | e: 0000<br>e: 0000<br>17      | 0 00XX<br>0 00XX<br>0 00XX<br>16 |    |    |

The input level of Pn.x is 1.

 $1_{\rm B}$ 



| Field | Bits           | Туре | Description                          |
|-------|----------------|------|--------------------------------------|
| 0     | 15, 14, 13,    | r    | Reserved                             |
|       | 12, 11, 10, 9, |      | Read as 0; should be written with 0. |
|       | 8,             |      |                                      |
|       | 31:16          |      |                                      |

# Port 00 Pad Driver Mode Register 0

| P00_PD            | R0    |         |            |         |     |                                                                   |                     |                |            |    |                        |    |        |                        |            |  |
|-------------------|-------|---------|------------|---------|-----|-------------------------------------------------------------------|---------------------|----------------|------------|----|------------------------|----|--------|------------------------|------------|--|
| Port 00<br>P02_PD |       | river M | lode R     | egister | 0   |                                                                   | (040                | 'н)            |            |    |                        | Re | set Va | lue: Tal               | ble 114    |  |
| Port 02           |       | river M | lode R     | egister | 0   |                                                                   | (040                | н)             |            |    | Reset Value: Table 114 |    |        |                        | ble 114    |  |
| P10_PDR0          |       |         |            |         |     |                                                                   |                     |                |            |    |                        |    |        |                        |            |  |
| Port 10           | Pad D | river M | lode R     | egister | 0   |                                                                   | (040                | <sub>H</sub> ) |            |    | ı                      |    |        | Reset Value: Table 114 |            |  |
| P11_PD            |       |         |            |         |     |                                                                   |                     |                |            |    |                        |    |        |                        |            |  |
| Port 11           |       | river M | lode R     | egister | 0   |                                                                   | (040                | <sub>H</sub> ) |            |    |                        | Re | set Va | lue: Tal               | ble 114    |  |
| P14_PD            |       |         |            |         | _   |                                                                   |                     |                |            |    |                        | _  |        |                        |            |  |
| Port 14           |       | river M | lode R     | egister | 0   |                                                                   | (040                | 'н)            |            |    |                        | Re | set Va | t Value: Table 114     |            |  |
| P15_PD            |       | wiver N | lada D     | ogistor | . 0 |                                                                   | 1040                | . 1            |            |    |                        | Do | cot Vo | luo. Tal               | blo 114    |  |
| Port 15<br>P20_PD |       | riveriv | ioue R     | egister | U   | (040 <sub>H</sub> )<br>(040 <sub>H</sub> )<br>(040 <sub>H</sub> ) |                     |                |            |    | Reset Value: Table 114 |    |        |                        |            |  |
| Port 20           |       | river M | lode R     | egister | 0   |                                                                   |                     |                |            |    | Reset Value: Table     |    |        | hle 114                |            |  |
| P21_PD            |       |         | iouc it    | cBiste. |     |                                                                   |                     |                |            |    | neset fatae. Fat       |    |        |                        | J.C 11-T   |  |
| Port 21           |       | river M | lode R     | egister | 0   |                                                                   |                     |                |            |    | Reset Value: Table 114 |    |        |                        |            |  |
| P22_PD            |       |         |            | Ū       |     |                                                                   |                     |                |            |    |                        |    |        |                        |            |  |
| Port 22           | Pad D | river M | lode R     | egister | 0   |                                                                   | (040 <sub>H</sub> ) |                |            |    | Reset Value: Table 114 |    |        |                        |            |  |
| P23_PD            | R0    |         |            |         |     |                                                                   |                     |                |            |    |                        |    |        |                        |            |  |
| Port 23           | Pad D | river M | lode R     | egister | 0   |                                                                   | (040                | <sub>H</sub> ) |            |    |                        | Re | set Va | lue: Tal               | ble 114    |  |
| 31                | 30    | 29      | 28         | 27      | 26  | 25                                                                | 24                  | 23             | 22         | 21 | 20                     | 19 | 18     | 17                     | 16         |  |
| PL                | 7     | PI      | <b>)</b> 7 | P       | L6  | PE                                                                | )6                  | PI             | L5         | PI | D5                     | PI | L4     | PI                     | D4         |  |
| rw                | 1     | r       | W          | r       | W   | r۱                                                                | V                   | r              | W          | r  | W                      | r  | W      | r                      | W          |  |
| 15                | 14    | 13      | 12         | 11      | 10  | 9                                                                 | 8                   | 7              | 6          | 5  | 4                      | 3  | 2      | 1                      | 0          |  |
| PL:               | 3     | PI      | <b>)</b> 3 | P       | L2  | PE                                                                | )2                  | PI             | L <b>1</b> | PI | D1                     | PI | L0     | PI                     | <b>D</b> 0 |  |
| rw                | 1     | r       | N          | r       | W   | r۱                                                                | N                   | r              | W          | r  | W                      | r  | W      | r                      | W          |  |
| . **              |       |         |            | •       |     |                                                                   | -                   |                |            | •  |                        | •  |        | •                      |            |  |

| Field       | Bits            | Type | Description                   |
|-------------|-----------------|------|-------------------------------|
| PDx (x=0-7) | 4*x+1:4*x       | rw   | Pad Driver Mode for Pin x     |
| PLx (x=0-7) | 4*x+3:4*x+<br>2 | rw   | Pad Level Selection for Pin x |



### Table 113 Access Mode Restrictions sorted by descending priority

Applies to P00\_PDR0

Applies to P02\_PDR0

Applies to P10\_PDR0

Applies to P11\_PDR0

Applies to P14\_PDR0

Applies to P15\_PDR0

Applies to P20\_PDR0

Applies to P21\_PDR0

Applies to P22\_PDR0

Applies to P23\_PDR0

| Mode Name                                               | Acce | ss Mode                  | Description                      |  |  |
|---------------------------------------------------------|------|--------------------------|----------------------------------|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDx (x=0-7), PLx (x=0-7) | write access for enabled masters |  |  |
| Otherwise (default)                                     | r    | PDx (x=0-7), PLx (x=0-7) |                                  |  |  |

#### Table 114 Reset Values

Applies to P00\_PDR0

Applies to P02\_PDR0

Applies to P10\_PDR0

Applies to P11\_PDR0

Applies to P14\_PDR0

Applies to P15\_PDR0

Applies to P20\_PDR0

Applies to P21\_PDR0

Applies to P22\_PDR0

Applies to P23\_PDR0

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 2222 2222 <sub>H</sub> | Initial value in largest package |
| After SSW execution | н                      | Initial value package dependent  |

#### **Output Characteristics**

The pad structure of the GPIO lines offers the possibility to select the output driver strength and the slew rate. These two parameters are controlled by the PDx bit fields in the pad driver mode registers Pn\_PDR0/1 for output modes. The available modes depend on the respective pad type.

Table 115 Pad Driver Mode Selection for RFast Pads

| PDx.1 | PDx.0 | Speed Grade | Driver Setting                    |
|-------|-------|-------------|-----------------------------------|
| 0     | 0     | 1           | Strong driver, sharp edge ("ss")  |
| 0     | 1     | 2           | Strong driver, medium edge ("sm") |
| 1     | 0     | 3           | Medium driver ("m")               |
| 1     | 1     | 4           | RGMII driver.                     |



Table 116 Pad Driver Mode Selection for Fast Pads

| PDx.1 | PDx.0 | Speed Grade | Driver Setting                                                                                                                                         |
|-------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | 0     | 1           | Strong driver, sharp edge ("ss")                                                                                                                       |
| 0     | 1     | 2           | Strong driver, medium edge ("sm")                                                                                                                      |
| 1     | 0     | 3           | Medium driver ("m")                                                                                                                                    |
| 1     | 1     | 4           | TC39x A-Step: Medium driver ("m") Else: Reserved when operating as output. When operating as input see below "Pad Level Selection for Input Function". |

Table 117 Pad Driver Mode Selection for Slow Pads

| PDx.1 | PDx.0 | Speed Grade | Driver Setting                                 |
|-------|-------|-------------|------------------------------------------------|
| X     | 0     | 1           | Medium driver, sharp edge ("sm") <sup>1)</sup> |
| X     | 1     | 2           | Medium driver ("m")                            |

<sup>1)</sup> This setting is marked "sm" as the electrical characteristics are identical to the strong driver medium edge setting. The Data Sheet contains also only common "sm" tables.

Note: The Data Sheet describes the DC characteristics of all pad classes.

### **TTL/Automotive Input Selection**

The input function can operate with different VIH and VIL levels depending on the pad supply voltage, the pad type and the selection done by the PLx bits of the Pn\_PDRx as of **Table 118**. PLx.1 changes additionally the pullup and pull-down resistors.

Table 118 Pad Level Selection for Input Function

| PLx.1 | PLx.0 | Input Levels                                                                                                                              |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Х     | Automotive level "AL".                                                                                                                    |
| 1     | 0     | TTL level for 5V pad supply.  Degraded TTL level used for CIF when pad supply is 3.3V                                                     |
| 1     | 1     | TTL level for 3.3V pad supply.                                                                                                            |
| X     | Х     | Only for pads with RGMII input buffer (marked "RGMII_Input" in the pinning table):                                                        |
|       |       | • when PDx.1=1 and PDx.0=1 the input level RGMII is selected.                                                                             |
|       |       | <ul> <li>for other PDx values the input level is determined by PLx as for all<br/>other pads (first three rows of this table).</li> </ul> |

#### **LVDS**

The default CMOS mode can be switched to LVDS mode in LVDS pads through the LPCRx register.

## **Pad Driver Mode Registers**

This is the general description of the PDR registers. Each port contains its own specific PDR registers, described additionally at each port, that can contain between one and eight PDx fields for PDR0 and PDR1 registers, respectively. Each PDx field controls 1 pin. For coding of PDx, see **Table 115**, **Table 116** and **Table 117**. Similarly, each PLx bit controls 1 pin. For coding of PLx, see **Table 118**.



The boot software configures the reset value of  $Pn_PDR0$  and  $Pn_PDR1$  registers from  $0000\,0000_H$  to  $2222\,2222_H$  except for analog ports and if the package doesn't make any of the related pins available. The resulting value depends on the implemented port width. The documented value is valid for the largest package.

| P32_PDR0 Port 32 Pad Driver Mode Register 0 (040 <sub>H</sub> ) Reset Value P33_PDR0 Port 33 Pad Driver Mode Register 0 (040 <sub>H</sub> ) Reset Value |    |         |    |    |     |    |     |    |     |    |     |    |     |    |    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------|----|----|-----|----|-----|----|-----|----|-----|----|-----|----|----|
| 31                                                                                                                                                      | 30 | 29      | 28 | 27 | 26  | 25 | 24  | 23 | 22  | 21 | 20  | 19 | 18  | 17 | 16 |
| PL7                                                                                                                                                     | ,  | PD7 PL6 |    | L6 | PD6 |    | PL5 |    | PD5 |    | PL4 |    | PD4 |    |    |
| rw                                                                                                                                                      |    | r       | W  | r  | W   | r  | W   | r  | W   | r  | W   | r  | W   | r  | W  |
| 15                                                                                                                                                      | 14 | 13      | 12 | 11 | 10  | 9  | 8   | 7  | 6   | 5  | 4   | 3  | 2   | 1  | 0  |
| PL3                                                                                                                                                     |    | PI      | D3 | P  | L2  | P  | D2  | Р  | L1  | Р  | D1  | Р  | LO  | P  | D0 |
| rw                                                                                                                                                      |    | r       | W  | r  | W   | r  | W   | r  | W   | r  | W   | r  | W   | r  | W  |

| Field       | Bits       | Type | Description                   |
|-------------|------------|------|-------------------------------|
| PDx (x=0-7) | 4*x+1:4*x  | rw   | Pad Driver Mode for Pin x     |
| PLx (x=0-7) | 4*x+3:4*x+ | rw   | Pad Level Selection for Pin x |

## Table 119 Access Mode Restrictions sorted by descending priority

Applies to P32\_PDR0
Applies to P33\_PDR0

| Mode Name                                               | Acce | ss Mode                  | Description                      |  |  |  |
|---------------------------------------------------------|------|--------------------------|----------------------------------|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDx (x=0-7), PLx (x=0-7) | write access for enabled masters |  |  |  |
| Otherwise (default)                                     | r    | PDx (x=0-7), PLx (x=0-7) |                                  |  |  |  |

#### Table 120 Reset Values

Applies to P32\_PDR0
Applies to P33\_PDR0

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 2222 2222 <sub>H</sub> | Initial value in largest package |
| After SSW execution | н                      | Initial value package dependent  |



| P12_P<br>Port 12<br>P34_P | 2 Pad D | Priver N | Mode R | egister | 0  |    | (040 | (040 <sub>H</sub> ) |    |    |           |    | Reset Value: Table 122 |                      |         |  |
|---------------------------|---------|----------|--------|---------|----|----|------|---------------------|----|----|-----------|----|------------------------|----------------------|---------|--|
| Port 3                    |         | river N  | Mode R | egister | 0  |    | (040 | ) <sub>H</sub> )    |    |    |           | Re | set Va                 | lue: <mark>Ta</mark> | ble 122 |  |
| 31                        | 30      | 29       | 28     | 27      | 26 | 25 | 24   | 23                  | 22 | 21 | 20        | 19 | 18                     | 17                   | 16      |  |
|                           |         | 0        | ı      |         | '  | 0  | •    |                     |    | 0  | •         |    | '                      | 0                    | '       |  |
|                           | 1       | r        | Ī      |         | 1  | r  |      |                     | 1  | r  |           |    | 1                      | r                    |         |  |
| 15                        | 14      | 13       | 12     | 11      | 10 | 9  | 8    | 7                   | 6  | 5  | 4         | 3  | 2                      | 1                    | 0       |  |
| Р                         | L3      | Р        | D3     | Р       | L2 | Р  | D2   | Р                   | L1 | Р  | <b>D1</b> | Р  | LO                     | Р                    | D0      |  |
| r                         | W       | r        | W      | r       | W  | r  | W    | r                   | W  | r  | W         | r  | W                      | r                    | W       |  |

| Field       | Bits                             | Туре | Description                                   |
|-------------|----------------------------------|------|-----------------------------------------------|
| PDx (x=0-3) | 4*x+1:4*x                        | rw   | Pad Driver Mode for Pin x                     |
| PLx (x=0-3) | 4*x+3:4*x+                       | rw   | Pad Level Selection for Pin x                 |
| 0           | 31:28,<br>27:24,<br>23:20, 19:16 | r    | Reserved Read as 0; should be written with 0. |

# Table 121 Access Mode Restrictions sorted by descending priority

Applies to P12\_PDR0 Applies to P34\_PDR0

| Mode Name                                               | Acce | ss Mode                  | Description                      |  |  |  |
|---------------------------------------------------------|------|--------------------------|----------------------------------|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDx (x=0-3), PLx (x=0-3) | write access for enabled masters |  |  |  |
| Otherwise (default)                                     | r    | PDx (x=0-3), PLx (x=0-3) |                                  |  |  |  |

#### Table 122 Reset Values

Applies to P12\_PDR0
Applies to P34\_PDR0

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 0000 2222 <sub>H</sub> | Initial value in largest package |
| After SSW execution | 0000н                  | Initial value package dependent  |



#### Port 00 Pad Driver Mode Register 1

P00\_PDR1
Port 00 Pad Driver Mode Register 1

(044<sub>H</sub>)

Reset Value: Table 124

P11 PDR1

Port 11 Pad Driver Mode Register 1

(044<sub>H</sub>)

Reset Value: Table 124

P20\_PDR1

Port 20 Pad Driver Mode Register 1

(044<sub>H</sub>)

Reset Value: Table 124

P33\_PDR1

Port 33 Pad Driver Mode Register 1

 $(044_{H})$ 

Reset Value: Table 124

| 31 | 30 | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22  | 21 | 20         | 19 | 18  | 17 | 16 |
|----|----|----|----|----|-----|----|----|----|-----|----|------------|----|-----|----|----|
| PL | 15 | PD | 15 | PL | .14 | PD | 14 | PL | .13 | PE | 13         | PL | .12 | PD | 12 |
| r۱ | N  | r  | W  | r  | W   | r  | W  | r  | W   | r  | W          | r  | W   | r  | W  |
| 15 | 14 | 13 | 12 | 11 | 10  | 9  | 8  | 7  | 6   | 5  | 4          | 3  | 2   | 1  | 0  |
| PL | 11 | PD | 11 | PL | .10 | PD | 10 | Р  | L9  | Р  | <b>D</b> 9 | Р  | L8  | P  | D8 |
| r۱ | N  | r  | W  | r  | W   | r  | W  | r  | W   | r  | W          | r  | W   | r  | W  |

| Field        | Bits              | Туре | Description                   |
|--------------|-------------------|------|-------------------------------|
| PDx (x=8-15) | 4*x-31:4*x-<br>32 | rw   | Pad Driver Mode for Pin x     |
| PLx (x=8-15) | 4*x-29:4*x-<br>30 | rw   | Pad Level Selection for Pin x |

## Table 123 Access Mode Restrictions sorted by descending priority

Applies to P00\_PDR1

Applies to P11\_PDR1

Applies to P20\_PDR1

Applies to P33\_PDR1

| Mode Name                                               | Acce | ss Mode                    | Description                      |  |  |  |
|---------------------------------------------------------|------|----------------------------|----------------------------------|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDx (x=8-15), PLx (x=8-15) | write access for enabled masters |  |  |  |
| Otherwise (default)                                     | r    | PDx (x=8-15), PLx (x=8-15) |                                  |  |  |  |

#### **Table 124 Reset Values**

Applies to P00\_PDR1

Applies to P11\_PDR1

Applies to P20\_PDR1

Applies to P33\_PDR1

| Reset Type          | <b>Reset Value</b>     | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 2222 2222 <sub>H</sub> | Initial value in largest package |
| After SSW execution | н                      | Initial value package dependent  |



| P02_ | PDR1     |          |         |         |     |    |      |                  |    |    |    |    |         |          |         |
|------|----------|----------|---------|---------|-----|----|------|------------------|----|----|----|----|---------|----------|---------|
| Port | 02 Pad 🛭 | Priver N | ∕lode R | egister | 1   |    | (044 | ŀ <sub>Н</sub> ) |    |    |    | Re | set Val | ue: Tal  | ble 126 |
| P10_ | PDR1     |          |         |         |     |    |      |                  |    |    |    |    |         |          |         |
| Port | 10 Pad D | Priver N | ∕lode R | egister | 1   |    | (044 | <sub>н</sub> )   |    |    |    | Re | set Val | ue: Tal  | ble 126 |
| P14_ | PDR1     |          |         |         |     |    |      |                  |    |    |    |    |         |          |         |
| Port | 14 Pad D | Priver N | ∕lode R | egister | 1   |    | (044 | <sub>н</sub> )   |    |    |    | Re | set Val | ue: Tal  | ble 126 |
| _    | PDR1     |          |         |         |     |    |      |                  |    |    |    |    |         |          |         |
| Port | 15 Pad D | Priver N | ∕lode R | egister | 1   |    | (044 | ŀ <sub>Н</sub> ) |    |    |    | Re | set Val | ue: Tal  | ble 126 |
| 31   | 30       | 29       | 28      | 27      | 26  | 25 | 24   | 23               | 22 | 21 | 20 | 19 | 18      | 17       | 16      |
|      |          | 0        | 1       |         | '   | D  | ı    |                  | '  | 0  | ı  |    |         | ,<br>)   | '       |
|      | 1        | <u>_</u> | 1       |         | 1   |    | 1    |                  | 1  |    | 1  |    |         | <u> </u> |         |
|      |          | r        |         |         |     | r  |      |                  |    | r  |    |    |         | ſ        |         |
| 15   | 14       | 13       | 12      | 11      | 10  | 9  | 8    | 7                | 6  | 5  | 4  | 3  | 2       | 1        | 0       |
| ı    | PL11     | PE       | 11      | PL      | .10 | PD | 10   | Р                | L9 | P  | D9 | Р  | L8      | PI       | D8      |
|      | W.4.     |          |         |         | 1   |    |      |                  |    |    | 1  |    | 1       |          |         |
|      | rw       | r        | W       | r       | W   | r  | W    | r                | W  | r  | W  | r  | W       | r        | W       |

| Field        | Bits                             | Туре | Description                                   |
|--------------|----------------------------------|------|-----------------------------------------------|
| PDx (x=8-11) | 4*x-31:4*x-<br>32                | rw   | Pad Driver Mode for Pin x                     |
| PLx (x=8-11) | 4*x-29:4*x-<br>30                | rw   | Pad Level Selection for Pin x                 |
| 0            | 31:28,<br>27:24,<br>23:20, 19:16 | r    | Reserved Read as 0; should be written with 0. |

# Table 125 Access Mode Restrictions sorted by descending priority

Applies to P02\_PDR1 Applies to P10\_PDR1 Applies to P14\_PDR1 Applies to P15\_PDR1

| Mode Name                                               | Acce | ss Mode                    | Description                      |
|---------------------------------------------------------|------|----------------------------|----------------------------------|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDx (x=8-11), PLx (x=8-11) | write access for enabled masters |
| Otherwise (default)                                     | r    | PDx (x=8-11), PLx (x=8-11) |                                  |



#### Table 126 Reset Values

Applies to P02\_PDR1

Applies to P10\_PDR1

Applies to P14\_PDR1

Applies to P15\_PDR1

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 0000 2222 <sub>H</sub> | Initial value in largest package |
| After SSW execution | 0000н                  | Initial value package dependent  |

# **Port 00 Emergency Stop Register**

| P00_E: Port 00 P11_E: Port 1: P20_E: | 0 Emer<br>SR<br>1 Emer |       | -       |         |      |     | (050<br>(050 |          |     |     |           |        |         |         | 0000 <sub>H</sub> |
|--------------------------------------|------------------------|-------|---------|---------|------|-----|--------------|----------|-----|-----|-----------|--------|---------|---------|-------------------|
| Port 20                              | 0 Emer                 | gency | Stop Ro | egister |      |     | (050         | н)       |     | Ар  | plication | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| 31                                   | 30                     | 29    | 28      | 27      | 26   | 25  | 24           | 23       | 22  | 21  | 20        | 19     | 18      | 17      | 16                |
|                                      |                        |       |         |         |      |     |              | <b>D</b> |     |     |           |        |         |         |                   |
| 1                                    |                        | 1     | 1       |         |      |     |              | r        |     |     |           |        |         |         |                   |
| 15                                   | 14                     | 13    | 12      | 11      | 10   | 9   | 8            | 7        | 6   | 5   | 4         | 3      | 2       | 1       | 0                 |
| EN15                                 | EN14                   | EN13  | EN12    | EN11    | EN10 | EN9 | EN8          | EN7      | EN6 | EN5 | EN4       | EN3    | EN2     | EN1     | ENO               |
| rw                                   | rw                     | rw    | rw      | rw      | rw   | rw  | rw           | rw       | rw  | rw  | rw        | rw     | rw      | rw      | rw                |

| Field        | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENx (x=0-15) | х     | rw   | Emergency Stop Enable for Pin x  This bit enables the emergency stop function for all GPIO lines. If the emergency stop condition is met and enabled, the output selection is automatically switched from alternate output function to GPIO input function.  O <sub>B</sub> Emergency stop function for Pn.x is disabled.  1 <sub>B</sub> Emergency stop function for Pn.x is enabled. |
| 0            | 31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                          |



#### Table 127 Access Mode Restrictions sorted by descending priority

Applies to P00\_ESR Applies to P11\_ESR Applies to P20\_ESR

| Mode Name                                               | Acce | ss Mode      | Description                      |
|---------------------------------------------------------|------|--------------|----------------------------------|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | ENx (x=0-15) | write access for enabled masters |
| Otherwise (default)                                     | r    | ENx (x=0-15) |                                  |

Most GPIO lines have an emergency stop logic implemented (see Figure "General Structure of a Port Pin" in the Family chapter).

Each of these GPIO lines has its own emergency stop enable bit ENx that is located in the emergency stop register Pn\_ESR of Port n. If the emergency stop signal becomes active, one of two states can be selected:

- Emergency stop function disabled (ENx = 0):
   The output line remains connected (alternate function).
- Emergency stop function enabled (ENx = 1):
   The mapped output function is disconnected and the safe state is entered by switching to input function with internal pull-up connected or tri-state, depending on the configured reset value of the corresponding Pn\_IOCR register through PMSWCR5.TRISTREQ or setting of HWCFG[6]. (the content of the corresponding PCx bit fields in register Pn\_IOCR will not be considered).

#### **Exceptions for Emergency Stop Implementation**

The Emergency Stop function is available for all GPIO Ports with the following exceptions:

- Not available for P20.2 (General Purpose Input/GPI only, overlayed with Testmode)
- Not available for P40.x and P41.x (analog input ANx overlayed with GPI)
- Not available for P32.0 and P32.1 when using EVRC regulator.
- Not available for P21.2 (used as EMGSTOPB pin).
- Not available for P33.8 (used as EMGSTOPA pin).
- Not available for dedicated I/O without General Purpose Output function (e.g ESRx, TMS, TCK)

The Emergency Stop function can be overruled on the following GPIO Ports:

- P00.x: Emergency Stop can be overruled by the VADC. Overruling can be disabled via the control register
   P00\_PCSR.
- P14.0 and P14.1: Emergency Stop can be overruled in the DXCPL (DAP over CAN physical layer) mode. No Overruling in the DXCM (Debug over can message) mode
- P21.6: Emergency Stop can be overruled in JTAG mode if this pin is used as TDI
- P21.7: Emergency Stop can be overruled in JTAG or Three Pin DAP mode.
- P33.0-7, P33.9-15 and P34.1: Emergency Stop can be overruled by the 8-Bit Standby Controller (SCR), if implemented. Overruling can be disabled via the control register P33\_PCSR and P34\_PCSR.

On pins with LVDS TX pads the Emergency Stop affects only the CMOS driver not the LVDS driver. Thus only when LPCRx.TX\_EN selects CMOS mode the output is switched off. When TX\_EN selects LVDS mode the output is not switched off.



| P02_E                                   | SR     |       |        |         |      |     |      |     |          |          |           |        |         |          |                     |
|-----------------------------------------|--------|-------|--------|---------|------|-----|------|-----|----------|----------|-----------|--------|---------|----------|---------------------|
| Port 0                                  | 2 Emer | gency | Stop R | egister |      |     | (050 | н)  |          | Ар       | plication | on Res | et Valu | e: 0000  | 0000 <sub>H</sub>   |
| P10_E                                   | SR     |       |        |         |      |     |      |     |          |          |           |        |         |          |                     |
|                                         |        | gency | Stop R | egister |      |     | (050 | н)  |          | Ар       | plication | on Res | et Valu | e: 0000  | ) 0000 <sub>H</sub> |
| P14_ESR Port 14 Emergency Stop Register |        |       |        |         |      |     |      |     |          |          |           |        |         |          |                     |
|                                         |        | gency | Stop R | egister |      |     | (050 | н)  |          | Ар       | plication | on Res | et Valu | e: 0000  | 0000 <sub>H</sub>   |
| P15_E                                   |        |       |        | •       |      |     | /050 |     |          |          | . 1       |        |         |          |                     |
| Port 1                                  | 5 Emer | gency | Stop R | egister |      |     | (050 | н)  |          | Ар       | pucation  | on Res | et valu | e: 0000  | 0000 <sub>H</sub>   |
| 31                                      | 30     | 29    | 28     | 27      | 26   | 25  | 24   | 23  | 22       | 21       | 20        | 19     | 18      | 17       | 16                  |
|                                         | '      | ı     | ı      | '       | '    |     |      | 0   |          |          |           | ı      | ı       |          | '                   |
|                                         | 1      | L     | l      | 1       |      |     | 1    | r   | <u> </u> | <u> </u> |           | L      | 1       | <u> </u> | 1                   |
|                                         |        |       |        |         |      |     | !    | •   |          |          |           |        |         |          |                     |
| 15                                      | 14     | 13    | 12     | 11      | 10   | 9   | 8    | 7   | 6        | 5        | 4         | 3      | 2       | 1        | 0                   |
| 0                                       | 0      | 0     | 0      | EN11    | EN10 | EN9 | EN8  | EN7 | EN6      | EN5      | EN4       | EN3    | EN2     | EN1      | ENO                 |
| r                                       | r      | r     | r      | rw      | rw   | rw  | rw   | rw  | rw       | rw       | rw        | rw     | rw      | rw       | rw                  |

| Field        | Bits                        | Туре | Description                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|-----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENx (x=0-11) | х                           | rw   | Emergency Stop Enable for Pin x  This bit enables the emergency stop function for all GPIO lines. If the emergency stop condition is met and enabled, the output selection is automatically switched from alternate output function to GPIO input function.  O <sub>B</sub> Emergency stop function for Pn.x is disabled.  1 <sub>B</sub> Emergency stop function for Pn.x is enabled. |
| 0            | 15, 14, 13,<br>12,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                          |

# Table 128 Access Mode Restrictions sorted by descending priority

Applies to P02\_ESR Applies to P10\_ESR Applies to P14\_ESR Applies to P15\_ESR

| Mode Name                                                        | Acce | ss Mode      | Description                      |
|------------------------------------------------------------------|------|--------------|----------------------------------|
| Master enabled in<br>ACCEN and<br>Supervisor Mode<br>and ENDINIT | rw   | ENx (x=0-11) | write access for enabled masters |
| Otherwise (default)                                              | r    | ENx (x=0-11) |                                  |



| P12_E2<br>Port 12<br>P34_E2 | 2 Emer | gency | Stop R | egister |    |    | (050 | н)       |    | Ар | plicati | on Res | et Valu | e: 0000 | ) 0000 <sub>H</sub> |
|-----------------------------|--------|-------|--------|---------|----|----|------|----------|----|----|---------|--------|---------|---------|---------------------|
| Port 3                      | 4 Emer | gency | Stop R | egister | •  |    | (050 | н)       |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub>   |
| 31                          | 30     | 29    | 28     | 27      | 26 | 25 | 24   | 23       | 22 | 21 | 20      | 19     | 18      | 17      | 16                  |
|                             | 1      |       |        | 1       |    |    |      | <b>)</b> |    |    |         | 1      |         |         |                     |
| 1                           | 1      | l     |        |         |    | I  |      | r        |    | I  | I       | 1      | I       | 11      |                     |
| 15                          | 14     | 13    | 12     | 11      | 10 | 9  | 8    | 7        | 6  | 5  | 4       | 3      | 2       | 1       | 0                   |
| 0                           | 0      | 0     | 0      | 0       | 0  | 0  | 0    | 0        | 0  | 0  | 0       | EN3    | EN2     | EN1     | ENO                 |
| r                           | r      | r     | r      | r       | r  | r  | r    | r        | r  | r  | r       | rw     | rw      | rw      | rw                  |

| Field       | Bits                                                  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|-------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENx (x=0-3) | x                                                     | rw   | Emergency Stop Enable for Pin x  This bit enables the emergency stop function for all GPIO lines. If the emergency stop condition is met and enabled, the output selection is automatically switched from alternate output function to GPIO input function.  O <sub>B</sub> Emergency stop function for Pn.x is disabled.  1 <sub>B</sub> Emergency stop function for Pn.x is enabled. |
| 0           | 15, 14, 13,<br>12,11,10,9,<br>8, 7, 6, 5, 4,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                          |

# Table 129 Access Mode Restrictions sorted by descending priority

Applies to P12\_ESR
Applies to P34\_ESR

| Mode Name                                               | Acce | ss Mode     | Description                      |  |  |  |  |
|---------------------------------------------------------|------|-------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | ENx (x=0-3) | write access for enabled masters |  |  |  |  |
| Otherwise (default)                                     | r    | ENx (x=0-3) |                                  |  |  |  |  |



# P21\_ESR

| F  | ort 2 | L Emer | gency | Stop R | egister |          |    | (050 | <sub>H</sub> ) |     | Ар       | plication | on Rese  | et Valu | e: 0000 | 0000 <sub>H</sub> |
|----|-------|--------|-------|--------|---------|----------|----|------|----------------|-----|----------|-----------|----------|---------|---------|-------------------|
|    | 31    | 30     | 29    | 28     | 27      | 26       | 25 | 24   | 23             | 22  | 21       | 20        | 19       | 18      | 17      | 16                |
|    |       | 1      |       | ı      | ı       | ļ        | Į. |      | 0              | Į.  | ļ        | ļ         | ļ        |         | •       |                   |
| L  |       | 1      |       | 1      | 1       | <u> </u> | 1  | 1    | r              | 1   | <u> </u> | <u> </u>  | <u> </u> |         | 1       |                   |
|    | 15    | 14     | 13    | 12     | 11      | 10       | 9  | 8    | 7              | 6   | 5        | 4         | 3        | 2       | 1       | 0                 |
|    | 0     | 0      | 0     | 0      | 0       | 0        | 0  | 0    | EN7            | EN6 | EN5      | EN4       | EN3      | 0       | EN1     | ENO               |
| 1_ | r     | r      | r     | r      | r       | r        | r  | r    | rw             | rw  | rw       | rw        | rw       | r       | rw      | rw                |

| Field           | Bits                                            | Туре | Description                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------|-------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENx (x=0-1,3-7) | х                                               | rw   | Emergency Stop Enable for Pin x  This bit enables the emergency stop function for all GPIO lines. If the emergency stop condition is met and enabled, the output selection is automatically switched from alternate output function to GPIO input function.  O <sub>B</sub> Emergency stop function for Pn.x is disabled.  1 <sub>B</sub> Emergency stop function for Pn.x is enabled. |
| 0               | 15, 14, 13,<br>12, 11, 10, 9,<br>8, 2,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                          |

# Table 130 Access Mode Restrictions of P21\_ESR sorted by descending priority

| Mode Name                           | Acce | ss Mode         | Description                      |  |  |  |  |
|-------------------------------------|------|-----------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN and ENDINIT | rw   | ENx (x=0-1,3-7) | write access for enabled masters |  |  |  |  |
| Otherwise (default)                 | r    | ENx (x=0-1,3-7) |                                  |  |  |  |  |



| P22_ESR Port 22 Emergency Stop Register P23_ESR |         |        |       |        |         |    |    |                                                     | (050 <sub>H</sub> ) Application Reset Value: 00 |     |     |         |                   | e: 0000 | 00 0000 <sub>H</sub> |                   |
|-------------------------------------------------|---------|--------|-------|--------|---------|----|----|-----------------------------------------------------|-------------------------------------------------|-----|-----|---------|-------------------|---------|----------------------|-------------------|
| Port 23 Emergency Stop Register P32_ESR         |         |        |       |        |         |    |    | (050 <sub>H</sub> ) Application Reset Value: 0000 0 |                                                 |     |     |         | 0000 <sub>H</sub> |         |                      |                   |
|                                                 | Port 32 | 2 Emer | gency | Stop R | egister | •  |    | (050                                                | ) <sub>H</sub> )                                |     | Ар  | plicati | on Res            | et Valu | e: 0000              | 0000 <sub>H</sub> |
|                                                 | 31      | 30     | 29    | 28     | 27      | 26 | 25 | 24                                                  | 23                                              | 22  | 21  | 20      | 19                | 18      | 17                   | 16                |
|                                                 |         |        |       |        |         |    |    |                                                     | 0                                               |     |     |         |                   |         |                      |                   |
|                                                 |         |        |       |        | 1       |    |    | 1                                                   | r                                               |     |     |         |                   |         | I                    |                   |
|                                                 | 15      | 14     | 13    | 12     | 11      | 10 | 9  | 8                                                   | 7                                               | 6   | 5   | 4       | 3                 | 2       | 1                    | 0                 |
|                                                 | 0       | 0      | 0     | 0      | 0       | 0  | 0  | 0                                                   | EN7                                             | EN6 | EN5 | EN4     | EN3               | EN2     | EN1                  | ENO               |
|                                                 | r       | r      | r     | r      | r       | r  | r  | r                                                   | rw                                              | rw  | rw  | rw      | rw                | rw      | rw                   | rw                |

| Field       | Bits                                         | Туре | Description                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENx (x=0-7) | x                                            | rw   | Emergency Stop Enable for Pin x  This bit enables the emergency stop function for all GPIO lines. If the emergency stop condition is met and enabled, the output selection is automatically switched from alternate output function to GPIO input function.  O <sub>B</sub> Emergency stop function for Pn.x is disabled.  1 <sub>B</sub> Emergency stop function for Pn.x is enabled. |
| 0           | 15, 14, 13,<br>12, 11, 10, 9,<br>8,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                          |

# Table 131 Access Mode Restrictions sorted by descending priority

Applies to P22\_ESR Applies to P23\_ESR Applies to P32\_ESR

| Mode Name                                               | Acce | ss Mode     | Description                      |  |  |  |  |
|---------------------------------------------------------|------|-------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | ENx (x=0-7) | write access for enabled masters |  |  |  |  |
| Otherwise (default)                                     | r    | ENx (x=0-7) |                                  |  |  |  |  |



| P33_E: |      | gency | Stop R | egister |      |     | (050 | <sub>H</sub> ) |     | Ар  | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|--------|------|-------|--------|---------|------|-----|------|----------------|-----|-----|---------|--------|---------|---------|-------------------|
| 31     | 30   | 29    | 28     | 27      | 26   | 25  | 24   | 23             | 22  | 21  | 20      | 19     | 18      | 17      | 16                |
|        | 0    |       |        |         |      |     |      |                |     |     |         |        |         |         |                   |
|        |      |       | ļ      |         |      |     |      | r              |     |     | ļ       | ļ      |         |         |                   |
| 15     | 14   | 13    | 12     | 11      | 10   | 9   | 8    | 7              | 6   | 5   | 4       | 3      | 2       | 1       | 0                 |
| EN15   | EN14 | EN13  | EN12   | EN11    | EN10 | EN9 | 0    | EN7            | EN6 | EN5 | EN4     | EN3    | EN2     | EN1     | ENO               |
| rw     | rw   | rw    | rw     | rw      | rw   | rw  | r    | rw             | rw  | rw  | rw      | rw     | rw      | rw      | rw                |

| Field         | Bits  | Туре | Description                                                                                                                                                                                                      |  |  |  |  |  |
|---------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ENx (x=0-7,9- | х     | rw   | Emergency Stop Enable for Pin x                                                                                                                                                                                  |  |  |  |  |  |
| 15)           |       |      | This bit enables the emergency stop function for all GPIO lines. If the emergency stop condition is met and enabled, the output selection is automatically switched from alternate output function to GPIO input |  |  |  |  |  |
|               |       |      | function.                                                                                                                                                                                                        |  |  |  |  |  |
|               |       |      | 0 <sub>B</sub> Emergency stop function for Pn.x is disabled.                                                                                                                                                     |  |  |  |  |  |
|               |       |      | 1 <sub>B</sub> Emergency stop function for Pn.x is enabled.                                                                                                                                                      |  |  |  |  |  |
| 0             | 8,    | r    | Reserved                                                                                                                                                                                                         |  |  |  |  |  |
|               | 31:16 |      | Read as 0; should be written with 0.                                                                                                                                                                             |  |  |  |  |  |

Table 132 Access Mode Restrictions of P33\_ESR sorted by descending priority

| Mode Name                                               | Acce | ss Mode          | Description                      |  |  |  |  |
|---------------------------------------------------------|------|------------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | ENx (x=0-7,9-15) | write access for enabled masters |  |  |  |  |
| Otherwise (default)                                     | r    | ENx (x=0-7,9-15) |                                  |  |  |  |  |

### **Port 00 Pin Function Decision Control Register**

The pad structure of the GPIO lines offers the possibility to disable/enable port pad, select digital input or analog ADC input functionalities. Note that Class S pads have different characteristics than other digital input pads. For analog inputs, setting PDISx to 1 disables the Schmitt trigger input buffer, which would otherwise reduce analog input accuracy. For the ADC diagnostic features "PDD" and "MD" however the corresponding PDISx needs to be 0 to allow activation of their pull resistors. This feature can be controlled by individual bits in the Pn\_PDISC register, independently from input/output and pull-up/pull-down control functionality as programmed in the Pn\_IOCR register. One Pn\_PDISC register is assigned to each port.

Note:

After reset, all Px\_PDISC registers have the reset value of 0000 0000<sub>H</sub>. The startup software enables only the pads with digital input/output functionality which are available in that package. P40\_PDISC and P41\_PDISC are configured by the SSW for analog input function (kept disabled). The documented reset value shows the value in the largest package.



P00\_PDISC Port 00 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 134 P11 PDISC Port 11 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 134 P20\_PDISC Port 20 Pin Function Decision Control Register (060<sub>µ</sub>) Reset Value: Table 134 P33 PDISC Port 33 Pin Function Decision Control Register Reset Value: Table 134 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 0 15 14 13 12 10 9 8 7 6 5 4 3 2 1 0 11 PDIS1 PDIS1 PDIS1 PDIS1 PDIS1 PDIS1 PDIS9 PDIS8 PDIS7 PDIS6 PDIS5 PDIS4 PDIS3 PDIS2 PDIS1 PDIS0 5 4 3 2 1 0 rw rw

| Field              | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                  |
|--------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDISx (x=0-<br>15) | х     | rw   | Pin Function Decision Control for Pin x  This bit selects the function of the port pad.  0 <sub>B</sub> Digital functionality of pad Pn.x is enabled.  1 <sub>B</sub> Digital functionality (including pull resistors) of pad Pn.x is disabled. Analog input function (where this is available) can be used. |
| 0                  | 31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                |

#### Table 133 Access Mode Restrictions sorted by descending priority

Applies to P00\_PDISC Applies to P11\_PDISC Applies to P20\_PDISC Applies to P33\_PDISC

| Mode Name                                                        | Acce | ss Mode        | Description                      |  |  |  |  |
|------------------------------------------------------------------|------|----------------|----------------------------------|--|--|--|--|
| Master enabled in<br>ACCEN and<br>Supervisor Mode<br>and ENDINIT | rw   | PDISx (x=0-15) | write access for enabled masters |  |  |  |  |
| Otherwise (default)                                              | r    | PDISx (x=0-15) |                                  |  |  |  |  |



#### Table 134 Reset Values

Applies to **P00\_PDISC** Applies to P11\_PDISC Applies to P20\_PDISC Applies to P33 PDISC

0

0

0

0

1

rw

0

rw

rw

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 0000 0000 <sub>H</sub> | Initial value in largest package |
| After SSW execution | 0000 <sub>H</sub>      | Initial value package dependent  |

P02\_PDISC Port 02 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 136 P10\_PDISC Port 10 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 136 P14 PDISC Port 14 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 136 P15\_PDISC **Port 15 Pin Function Decision Control Register**  $(060_{H})$ Reset Value: Table 136 30 29 28 27 26 25 24 23 22 21 20 19 17 16 0 15 9 7 5 3 2 14 13 12 11 10 8 6 4 1 0 PDIS1 PDIS1 PDIS9 PDIS8 PDIS7 PDIS6 PDIS5 PDIS4 PDIS3 PDIS2 PDIS1 PDIS0

| Field              | Bits                        | Туре | Description                                                                                                                                                                                                                                                                                                  |
|--------------------|-----------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDISx (x=0-<br>11) | х                           | rw   | Pin Function Decision Control for Pin x  This bit selects the function of the port pad.  O <sub>B</sub> Digital functionality of pad Pn.x is enabled.  1 <sub>B</sub> Digital functionality (including pull resistors) of pad Pn.x is disabled. Analog input function (where this is available) can be used. |
| 0                  | 15, 14, 13,<br>12,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                |

rw

rw

rw

rw

rw

rw

rw

rw

rw



Reset Value: Table 138

Reset Value: Table 138

## General Purpose I/O Ports and Peripheral I/O Lines (Ports)

## Table 135 Access Mode Restrictions sorted by descending priority

Applies to P02\_PDISC Applies to P10\_PDISC Applies to P14\_PDISC Applies to P15\_PDISC

| Mode Name                                               | Acce | ss Mode        | Description                      |  |  |  |  |  |
|---------------------------------------------------------|------|----------------|----------------------------------|--|--|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDISx (x=0-11) | write access for enabled masters |  |  |  |  |  |
| Otherwise (default)                                     | r    | PDISx (x=0-11) |                                  |  |  |  |  |  |

#### Table 136 Reset Values

Applies to P02\_PDISC Applies to P10\_PDISC

Applies to P14\_PDISC

Applies to P15\_PDISC

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 0000 0000 <sub>H</sub> | Initial value in largest package |
| After SSW execution | 0000 0н                | Initial value package dependent  |

#### P12\_PDISC

Port 12 Pin Function Decision Control Register  $(060_{H})$ 

P34\_PDISC

Port 34 Pin Function Decision Control Register (060<sub>H</sub>)

| 31 | 30 | 29 | 28 | 27 | 26 | 25       | 24     | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----------|--------|----|----|----|----|----|----|----|----|
|    | I  | I  | I  | I  | I  | ļi       | ,<br>( | )  | I  | I. | ļi | I  | ı  | ļi | ļ. |
|    | L  | 1  | 1  | 1  | 1  | <u> </u> | ı      | -  | L  | 1  | I  | I  | 1  | 1  |    |
|    |    |    |    |    |    |          |        | _  |    | _  |    |    |    |    |    |

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|---|----|----|----|----|----|----|---|---|---|---|---|---|-------|-------|-------|-------|
| , | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | PDIS3 | PDIS2 | PDIS1 | PDIS0 |
|   | r  | r  | r  | r  | r  | r  | r | r | r | r | r | r | rw    | rw    | rw    | rw    |

| Field         | Bits | Туре | Description                                                                                                                                           |  |  |  |  |  |
|---------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PDISx (x=0-3) | Х    | rw   | Pin Function Decision Control for Pin x                                                                                                               |  |  |  |  |  |
|               |      |      | This bit selects the function of the port pad.  O <sub>B</sub> Digital functionality of pad Pn.x is enabled.                                          |  |  |  |  |  |
|               |      |      | 1 <sub>B</sub> Digital functionality (including pull resistors) of pad Pn.x is disabled. Analog input function (where this is available) can be used. |  |  |  |  |  |



| Field | Bits           | Туре | Description                          |
|-------|----------------|------|--------------------------------------|
| 0     | 15, 14, 13,    | r    | Reserved                             |
|       | 12, 11, 10, 9, |      | Read as 0; should be written with 0. |
|       | 8, 7, 6, 5, 4, |      |                                      |
|       | 31:16          |      |                                      |

## Table 137 Access Mode Restrictions sorted by descending priority

Applies to **P12\_PDISC**Applies to **P34\_PDISC** 

| Mode Name                                               | Acce | ss Mode       | Description                      |  |  |  |  |  |
|---------------------------------------------------------|------|---------------|----------------------------------|--|--|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDISx (x=0-3) | write access for enabled masters |  |  |  |  |  |
| Otherwise (default)                                     | r    | PDISx (x=0-3) |                                  |  |  |  |  |  |

#### Table 138 Reset Values

Applies to P12\_PDISC Applies to P34\_PDISC

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 0000 0000 <sub>H</sub> | Initial value in largest package |
| After SSW execution | 0000 000- <sub>H</sub> | Initial value package dependent  |

P21\_PDISC

Port 21 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 140

P22\_PDISC

Port 22 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 140

P23\_PDISC

Port 23 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 140

P32\_PDISC

Port 32 Pin Function Decision Control Register (060<sub>H</sub>) Reset Value: Table 140

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|
|    | I  | I  |    | 1  | ı  | 1  | 1  | •        | 1  | I  |    | I  | I  |    |    |
|    |    |    |    |    |    |    | (  | U        |    |    |    |    |    |    |    |
|    | L  | L  | I  | I  | 1  | 1  | 1  | <u> </u> | 1  | L  | 1  | 1  | L  | I  |    |

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|----|----|----|----|----|----|---|---|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | PDIS7 | PDIS6 | PDIS5 | PDIS4 | PDIS3 | PDIS2 | PDIS1 | PDIS0 |
| r  | r  | r  | r  | r  | r  | r | r | rw    |



| Field         | Bits                                         | Туре | Description                                                                                                                                                                                                                                                                                                  |
|---------------|----------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDISx (x=0-7) | х                                            | rw   | Pin Function Decision Control for Pin x  This bit selects the function of the port pad.  O <sub>B</sub> Digital functionality of pad Pn.x is enabled.  1 <sub>B</sub> Digital functionality (including pull resistors) of pad Pn.x is disabled. Analog input function (where this is available) can be used. |
| 0             | 15, 14, 13,<br>12, 11, 10, 9,<br>8,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                |

#### Table 139 Access Mode Restrictions sorted by descending priority

Applies to P21\_PDISC Applies to P22\_PDISC Applies to P23\_PDISC Applies to P32\_PDISC

| Mode Name                                               | Acce | ss Mode       | Description                      |  |  |  |  |
|---------------------------------------------------------|------|---------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PDISx (x=0-7) | write access for enabled masters |  |  |  |  |
| Otherwise (default)                                     | r    | PDISx (x=0-7) |                                  |  |  |  |  |

## Table 140 Reset Values

Applies to P21\_PDISC Applies to P22\_PDISC Applies to P23\_PDISC Applies to P32\_PDISC

| Reset Type          | Reset Value            | Note                             |
|---------------------|------------------------|----------------------------------|
| After SSW execution | 0000 0000 <sub>H</sub> | Initial value in largest package |
| After SSW execution | 0000 00н               | Initial value package dependent  |

# Port 00 Pin Controller Select Register

This register has different functionality in each port:

- In Ports shared with the standby controller (SCR) it selects if the SCR or the Tricore system control data and control functions of these port lines.
- In Ports with analog inputs to the EVADC it enables control of pull by the EVADC for the Pull Down Diagnostics (PDD) / Multiplexer Diagnostics (MD) feature.
- In Ports with Ethernet output it selects between alternate output and fast RGMII/RMII/MII mode.
- In Ports with SMU FSP pin (P33.8) the PCSR.SEL bit enables the SMU to override pad configuration signals.
   Therefore this bit has the reset value 1<sub>B</sub> and shall be kept 1<sub>B</sub> by the application. The SMU override is documented in the SMU chapter (see SMU\_PCTL.PCFG and Figure "SMU/PAD Control Interface to the PADs").



| Port 00<br>P20_P | 00_PCSR<br>ort 00 Pin Controller Select Register (064 <sub>H</sub> )<br>20_PCSR<br>ort 20 Pin Controller Select Register (064 <sub>H</sub> ) |     |     |     |     |    |    |    | Application Reset Value: 0000 0000 <sub>H</sub> Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |    |    |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|----|----|----|-------------------------------------------------------------------------------------------------|----|----|----|----|----|----|
| 31               | 30                                                                                                                                           | 29  | 28  | 27  | 26  | 25 | 24 | 23 | 22                                                                                              | 21 | 20 | 19 | 18 | 17 | 16 |
| 0                |                                                                                                                                              |     |     |     |     |    |    | 0  |                                                                                                 |    |    |    |    |    |    |
| r                | 1                                                                                                                                            | I   |     | I   | I   | 11 | I  | r  | I                                                                                               | 11 | 1  |    | I  | 11 | 1  |
| 15               | 14                                                                                                                                           | 13  | 12  | 11  | 10  | 9  | 8  | 7  | 6                                                                                               | 5  | 4  | 3  | 2  | 1  | 0  |
| R15              | R14                                                                                                                                          | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6                                                                                              | R5 | R4 | R3 | R2 | R1 | R0 |
| rw               | rw                                                                                                                                           | rw  | rw  | rw  | rw  | rw | rw | rw | rw                                                                                              | rw | rw | rw | rw | rw | rw |

| Field       | Bits         | Туре | Description                                   |  |  |
|-------------|--------------|------|-----------------------------------------------|--|--|
| Rx (x=0-15) | Х            | rw   | Reserved Read as 0; should be written with 0. |  |  |
| 0           | 30:16,<br>31 | r    | Reserved Read as 0; should be written with 0. |  |  |

# Table 141 Access Mode Restrictions sorted by descending priority

Applies to P00\_PCSR Applies to P20\_PCSR

| Mode Name Access Mode              |   | ss Mode     | Description                                        |  |  |  |  |  |
|------------------------------------|---|-------------|----------------------------------------------------|--|--|--|--|--|
| Supervisor Mode and Safety ENDINIT | r | Rx (x=0-15) | write access only for masters with supervisor mode |  |  |  |  |  |
| Otherwise (default)                | r | Rx (x=0-15) |                                                    |  |  |  |  |  |

| P02_PCSR Port 02 Pin Controller Select Register P10_PCSR Port 10 Pin Controller Select Register P14_PCSR Port 14 Pin Controller Select Register P15_PCSR Port 15 Pin Controller Select Register |    |    |    |     |     |    | (064<br>(064 | (064 <sub>H</sub> ) Application Re |    |    |    | on Res | set Value: 0000 0000 <sub>H</sub> set Value: 0000 0000 <sub>H</sub> set Value: 0000 0000 <sub>H</sub> |    |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|-----|-----|----|--------------|------------------------------------|----|----|----|--------|-------------------------------------------------------------------------------------------------------|----|----|
| 31                                                                                                                                                                                              | 30 | 29 | 28 | 27  | 26  | 25 | 24           | 23                                 | 22 | 21 | 20 | 19     | 18                                                                                                    | 17 | 16 |
| 0                                                                                                                                                                                               |    |    |    |     |     |    |              | 0                                  |    |    |    | 1      |                                                                                                       |    |    |
| r                                                                                                                                                                                               |    | I  | I  | I   |     |    | I            | r                                  |    |    | ı  |        | ı                                                                                                     |    |    |
| 15                                                                                                                                                                                              | 14 | 13 | 12 | 11  | 10  | 9  | 8            | 7                                  | 6  | 5  | 4  | 3      | 2                                                                                                     | 1  | 0  |
| 0                                                                                                                                                                                               | 0  | 0  | 0  | R11 | R10 | R9 | R8           | R7                                 | R6 | R5 | R4 | R3     | R2                                                                                                    | R1 | RO |
| r                                                                                                                                                                                               | r  | r  | r  | rw  | rw  | rw | rw           | rw                                 | rw | rw | rw | rw     | rw                                                                                                    | rw | rw |



| Field       | Bits        | Туре | Description                          |
|-------------|-------------|------|--------------------------------------|
| Rx (x=0-11) | х           | rw   | Reserved                             |
|             |             |      | Read as 0; should be written with 0. |
| 0           | 15, 14, 13, | r    | Reserved                             |
|             | 12,         |      | Read as 0; should be written with 0. |
|             | 30:16,      |      |                                      |
|             | 31          |      |                                      |

# Table 142 Access Mode Restrictions sorted by descending priority

Applies to P02\_PCSR

Applies to P10\_PCSR

Applies to P14\_PCSR

Applies to P15\_PCSR

| Mode Name                          | Acce | ss Mode     | Description                                        |  |  |  |  |
|------------------------------------|------|-------------|----------------------------------------------------|--|--|--|--|
| Supervisor Mode and Safety ENDINIT | r    | Rx (x=0-11) | write access only for masters with supervisor mode |  |  |  |  |
| Otherwise (default)                | r    | Rx (x=0-11) |                                                    |  |  |  |  |

#### P11\_PCSR

| Port 1 | 1 Pin C | ontroll | er Sele | ct Reg | egister (064 <sub>H</sub> ) |    |    |    |      |    | Application Reset Value: 0000 0000 <sub>H</sub> |      |      |      |      |  |  |
|--------|---------|---------|---------|--------|-----------------------------|----|----|----|------|----|-------------------------------------------------|------|------|------|------|--|--|
| 31     | 30      | 29      | 28      | 27     | 26                          | 25 | 24 | 23 | 22   | 21 | 20                                              | 19   | 18   | 17   | 16   |  |  |
| 0      |         |         |         |        |                             |    |    | 0  |      |    |                                                 |      |      |      |      |  |  |
| r      |         | I.      | I.      |        | I                           |    | I. | r  |      |    |                                                 |      | I.   |      |      |  |  |
| 15     | 14      | 13      | 12      | 11     | 10                          | 9  | 8  | 7  | 6    | 5  | 4                                               | 3    | 2    | 1    | 0    |  |  |
| R15    | R14     | R13     | R12     | R11    | R10                         | R9 | R8 | R7 | SEL6 | R5 | SEL4                                            | SEL3 | SEL2 | SEL1 | SEL0 |  |  |
| rw     | rw      | rw      | rw      | rw     | rw                          | rw | rw | rw | rw   | rw | rw                                              | rw   | rw   | rw   | rw   |  |  |

| Field          | Bits         | Туре | Description                                                                                                                                                                                                                       |
|----------------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SELx (x=0-4,6) | х            | rw   | Output Select for Pin x  This bit enables or disables alternate/fast Ethernet output.  O <sub>B</sub> Ethernet output via ports alternate output of pin x.  1 <sub>B</sub> Ethernet output via fast RGMII/RMII/MII mode of pin x. |
| Rx (x=5,7-15)  | х            | rw   | Reserved Read as 0; should be written with 0.                                                                                                                                                                                     |
| 0              | 30:16,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                     |



# Table 143 Access Mode Restrictions of P11\_PCSR sorted by descending priority

| Mode Name           | Acces | ss Mode                       | Description                                        |
|---------------------|-------|-------------------------------|----------------------------------------------------|
| Supervisor Mode     | r     | Rx (x=5,7-15)                 | write access only for masters with supervisor mode |
| and Safety ENDINIT  | rw    | SELx (x=0-4,6)                |                                                    |
| Otherwise (default) | r     | Rx (x=5,7-15), SELx (x=0-4,6) |                                                    |

## P12\_PCSR

| Port 12 Pin Controller Select Register |    |    |    |    |    |    |    | (064 <sub>H</sub> ) |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |  |
|----------------------------------------|----|----|----|----|----|----|----|---------------------|----|----|-------------------------------------------------|----|----|----|----|--|
| 31                                     | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23                  | 22 | 21 | 20                                              | 19 | 18 | 17 | 16 |  |
| 0                                      |    |    |    |    | 1  | 1  |    | 0                   |    |    | 1                                               |    |    | 1  |    |  |
| r                                      | 1  |    |    |    |    |    |    | r                   |    |    |                                                 |    |    |    |    |  |
| 15                                     | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7                   | 6  | 5  | 4                                               | 3  | 2  | 1  | 0  |  |
| 0                                      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                   | 0  | 0  | 0                                               | R3 | R2 | R1 | RO |  |
| r                                      | r  | r  | r  | r  | r  | r  | r  | r                   | r  | r  | r                                               | rw | rw | rw | rw |  |

| Field      | Bits                          | Туре | Description                                   |
|------------|-------------------------------|------|-----------------------------------------------|
| Rx (x=0-3) | Х                             | rw   | Reserved Read as 0; should be written with 0. |
| 0          | 15 1/ 12                      | r    | Reserved                                      |
| U          | 15, 14, 13,<br>12, 11, 10, 9, | '    | Read as 0; should be written with 0.          |
|            | 8, 7, 6, 5, 4,<br>30:16,      |      |                                               |
|            | 31                            |      |                                               |

# Table 144 Access Mode Restrictions of P12\_PCSR sorted by descending priority

| Mode Name                          | Acce | ss Mode    | Description                                        |  |  |  |  |  |
|------------------------------------|------|------------|----------------------------------------------------|--|--|--|--|--|
| Supervisor Mode and Safety ENDINIT | r    | Rx (x=0-3) | write access only for masters with supervisor mode |  |  |  |  |  |
| Otherwise (default)                | r    | Rx (x=0-3) |                                                    |  |  |  |  |  |



| P21_P0                      |         | ontroll | ar Sala | ct Reg | Application Reset Value: 0000 0000 <sub>H</sub> |    |      |                |    |                                                 |    |    |    |    |    |  |
|-----------------------------|---------|---------|---------|--------|-------------------------------------------------|----|------|----------------|----|-------------------------------------------------|----|----|----|----|----|--|
| P22_P                       |         | one ou  | ci Scic | et neg | 13661                                           |    | (064 | Ή/             |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |    |  |
| Port 22                     |         | ontroll | er Sele | ct Reg | ister                                           |    | (064 | <sub>H</sub> ) |    |                                                 |    |    |    |    |    |  |
| P23_P0<br>Port 23<br>P32_P0 | 3 Pin C | ontroll | er Sele | ct Reg | ister                                           |    | (064 | <sub>н</sub> ) |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |    |  |
| Port 32                     | 2 Pin C | ontroll | er Sele | ct Reg | ister                                           |    | (064 | <sub>н</sub> ) |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |    |  |
| 31                          | 30      | 29      | 28      | 27     | 26                                              | 25 | 24   | 23             | 22 | 21                                              | 20 | 19 | 18 | 17 | 16 |  |
| 0                           |         |         |         |        |                                                 |    |      | 0              |    |                                                 |    |    |    |    |    |  |
| r                           |         |         |         |        |                                                 |    |      | r              |    |                                                 |    |    |    |    |    |  |
| 15                          | 14      | 13      | 12      | 11     | 10                                              | 9  | 8    | 7              | 6  | 5                                               | 4  | 3  | 2  | 1  | 0  |  |
| 0                           | 0       | 0       | 0       | 0      | 0                                               | 0  | 0    | R7             | R6 | R5                                              | R4 | R3 | R2 | R1 | RO |  |
| r                           | r       | r       | r       | r      | r                                               | r  | r    | rw             | rw | rw                                              | rw | rw | rw | rw | rw |  |

| Field      | Bits           | Туре | Description                          |
|------------|----------------|------|--------------------------------------|
| Rx (x=0-7) | х              | rw   | Reserved                             |
|            |                |      | Read as 0; should be written with 0. |
| 0          | 15, 14, 13,    | r    | Reserved                             |
|            | 12, 11, 10, 9, |      | Read as 0; should be written with 0. |
|            | 8,             |      |                                      |
|            | 30:16,         |      |                                      |
|            | 31             |      |                                      |

# Table 145 Access Mode Restrictions sorted by descending priority

Applies to P21\_PCSR Applies to P22\_PCSR Applies to P23\_PCSR

Applies to P32\_PCSR

| Mode Name                          | Acce | ss Mode    | Description                                        |  |  |  |  |  |
|------------------------------------|------|------------|----------------------------------------------------|--|--|--|--|--|
| Supervisor Mode and Safety ENDINIT | r    | Rx (x=0-7) | write access only for masters with supervisor mode |  |  |  |  |  |
| Otherwise (default)                | r    | Rx (x=0-7) |                                                    |  |  |  |  |  |



| $\mathbf{D} \rightarrow \mathbf{C}$ | DCCD |
|-------------------------------------|------|
| $D \leftarrow \leftarrow$           |      |
|                                     | PLSK |

| Port 33 Pin Controller Select Register |       |       |       |       |       |      |      | н)   |      | Application Reset Value: 0000 0100 <sub>H</sub> |      |      |      |      |      |  |
|----------------------------------------|-------|-------|-------|-------|-------|------|------|------|------|-------------------------------------------------|------|------|------|------|------|--|
| 31                                     | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23   | 22   | 21                                              | 20   | 19   | 18   | 17   | 16   |  |
| LCK                                    |       | !     | !     | !     | , ,   |      | !    | 0    | !    | !                                               | !    | !    | !    | ,    | '    |  |
| rh                                     |       | Į     | Į     | Į     | 1     |      | Į    | r    | Į    | Į                                               | Į    | Į    | Į    | 1    |      |  |
| 15                                     | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5                                               | 4    | 3    | 2    | 1    | 0    |  |
| SEL15                                  | SEL14 | SEL13 | SEL12 | SEL11 | SEL10 | SEL9 | SEL8 | SEL7 | SEL6 | SEL5                                            | SEL4 | SEL3 | SEL2 | SEL1 | SELO |  |
| rw                                     | rw    | rw    | rw    | rw    | rw    | rw   | rw   | rw   | rw   | rw                                              | rw   | rw   | rw   | rw   | rw   |  |

| Field                 | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SELx (x=0-7,9-<br>15) | х     | rw   | Output Select for Pin x  This bit enables or disables SCR control.  O <sub>B</sub> Tricore selected for data and control of pin x and not SCR.  1 <sub>B</sub> SCR selected for data and control of pin x.                                                                                                                                                                                                                           |
| SELx (x=8)            | х     | rw   | Output Select for Pin x  This bit enables or disables SMU to override pad configuration.  0 <sub>B</sub> Disable SMU override of pad configuration for FSP pin x.  1 <sub>B</sub> Enable SMU to override pad configuration for FSP pin x.                                                                                                                                                                                            |
| LCK                   | 31    | rh   | Lock Status  This bit indicates if the register can be updated with a new value or if the register is locked due to an ongoing transfer to the SCR and a write action from the bus has no effect.  In Ports without SCR overlay this bit is always 0 <sub>B</sub> .  0 <sub>B</sub> The register is unlocked and can be updated.  1 <sub>B</sub> The register is locked (a write transfer to SCR is ongoing) and can not be updated. |
| 0                     | 30:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                        |

# Table 146 Access Mode Restrictions of P33\_PCSR sorted by descending priority

| Mode Name           | Acce                             | ss Mode                       | Description                                        |  |  |  |  |  |
|---------------------|----------------------------------|-------------------------------|----------------------------------------------------|--|--|--|--|--|
| Supervisor Mode     | rh                               | LCK                           | write access only for masters with supervisor mode |  |  |  |  |  |
| and Safety ENDINIT  | rw SELx (x=0-7,9-15), SELx (x=8) |                               |                                                    |  |  |  |  |  |
| Otherwise (default) | r                                | SELx (x=0-7,9-15), SELx (x=8) |                                                    |  |  |  |  |  |
|                     | rh                               | LCK                           |                                                    |  |  |  |  |  |



| P34_P0 | SR |
|--------|----|
|--------|----|

| Port 34 Pin Controller Select Register |    |    |    |    |    |    |    | (064 <sub>H</sub> ) |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |      |    |  |  |
|----------------------------------------|----|----|----|----|----|----|----|---------------------|----|----|-------------------------------------------------|----|----|------|----|--|--|
| 31                                     | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23                  | 22 | 21 | 20                                              | 19 | 18 | 17   | 16 |  |  |
| LCK                                    |    | I  | ı  | ı  | ı  | ·  | !  | 0                   | ·  | I  | ·                                               | ı  | ı  |      |    |  |  |
| rh                                     |    |    |    |    |    |    |    | r                   |    |    |                                                 |    |    |      |    |  |  |
| 15                                     | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7                   | 6  | 5  | 4                                               | 3  | 2  | 1    | 0  |  |  |
| 0                                      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                   | 0  | 0  | 0                                               | R3 | R2 | SEL1 | RO |  |  |
| r                                      | r  | r  | r  | r  | r  | r  | r  | r                   | r  | r  | r                                               | rw | rw | rw   | rw |  |  |

| Field        | Bits                                                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------|----------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SELx (x=1)   | х                                                        | rw   | Output Select for Pin x  This bit enables or disables SCR control.  O <sub>B</sub> Tricore selected for data and control of pin x and not SCR.  1 <sub>B</sub> SCR selected for data and control of pin x.                                                                                                                                                                                                                           |
| Rx (x=0,2-3) | Х                                                        | rw   | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                        |
| LCK          | 31                                                       | rh   | Lock Status  This bit indicates if the register can be updated with a new value or if the register is locked due to an ongoing transfer to the SCR and a write action from the bus has no effect.  In Ports without SCR overlay this bit is always 0 <sub>B</sub> .  0 <sub>B</sub> The register is unlocked and can be updated.  1 <sub>B</sub> The register is locked (a write transfer to SCR is ongoing) and can not be updated. |
| 0            | 15, 14, 13,<br>12, 11, 10, 9,<br>8, 7, 6, 5, 4,<br>30:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                        |

Table 147 Access Mode Restrictions of P34\_PCSR sorted by descending priority

| Mode Name           | Acce | ss Mode                  | Description                                        |  |  |  |  |
|---------------------|------|--------------------------|----------------------------------------------------|--|--|--|--|
| Supervisor Mode     | r    | Rx (x=0,2-3)             | write access only for masters with supervisor mode |  |  |  |  |
| and Safety ENDINIT  | rh   | LCK                      |                                                    |  |  |  |  |
|                     | rw   | SELx (x=1)               |                                                    |  |  |  |  |
| Otherwise (default) | r    | Rx (x=0,2-3), SELx (x=1) |                                                    |  |  |  |  |
|                     | rh   | LCK                      |                                                    |  |  |  |  |

## Port 00 Output Modification Set Register 0

The port output modification set register x, (x = 0, 4, 8, 12) contains control bits to individually set the logic state of a single port line by manipulating the output register.

Note: Registers  $Pn_OMSRx$  (x = 0, 4, 8, 12) are virtual and does not contain any flip-flop. A read action delivers the value of 0. One 8 or 16-bits write behaves as a 32-bit write padded with zeros.



Register Pn\_OMSR0 sets the logic state of Pn.[3:0] port lines

| P00_0                                                | MSR0   |        |          |          |         |          |                                                                     |                                                  |          |                                                 |                                                 |        |                   |                   |                   |  |  |
|------------------------------------------------------|--------|--------|----------|----------|---------|----------|---------------------------------------------------------------------|--------------------------------------------------|----------|-------------------------------------------------|-------------------------------------------------|--------|-------------------|-------------------|-------------------|--|--|
| Port 00<br>P02_0                                     | •      | ut Mod | ificatio | on Set I | Registe | er O     | (070                                                                | (070 <sub>H</sub> ) Application Reset Value: 000 |          |                                                 |                                                 |        | e: 0000           | 0000 <sub>H</sub> |                   |  |  |
| Port 02 Output Modification Set Register 0           |        |        |          |          |         |          |                                                                     | н)                                               |          | Ap                                              | plicati                                         | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub> |  |  |
| P10_OMSR0 Port 10 Output Modification Set Register 0 |        |        |          |          |         |          |                                                                     | н)                                               |          | Ap                                              | Application Reset Value: 0000 0000 <sub>H</sub> |        |                   |                   |                   |  |  |
| P11_0                                                | -      |        |          |          |         |          | •                                                                   |                                                  |          | -                                               | •                                               |        |                   |                   |                   |  |  |
| Port 1:<br>P12_0                                     | -      | ut Mod | ificatio | on Set I | Registe | er O     | (070                                                                | н)                                               |          | Ap                                              | plicati                                         | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub> |  |  |
|                                                      |        | ut Mod | ificatio | on Set I | Registe | er O     | (070                                                                | н)                                               |          | Ap                                              | plicati                                         | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub> |  |  |
| P14_0                                                |        |        |          |          |         |          |                                                                     |                                                  |          |                                                 |                                                 |        |                   |                   |                   |  |  |
| Port 14 Output Modification Set Register 0 P15_OMSR0 |        |        |          |          |         | (070     | (070 <sub>H</sub> ) Application Reset Value: 0000 0000 <sub>H</sub> |                                                  |          |                                                 |                                                 |        | 0000 <sub>H</sub> |                   |                   |  |  |
| Port 1                                               | 5 Outp | ut Mod | ificatio | on Set I | Registe | er O     | (070                                                                | <sub>H</sub> )                                   |          | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |        |                   |                   |                   |  |  |
| P20_0<br>Port 20                                     |        | ut Mod | ificatio | on Set I | Registe | er O     | (070                                                                |                                                  | An       | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |        |                   |                   |                   |  |  |
| P21_0                                                | -      |        |          |          |         | •        | (010                                                                | н/                                               |          | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |        |                   |                   |                   |  |  |
| Port 2                                               | 1 Outp | ut Mod | ificatio | on Set I | Registe | r O      | (070                                                                | н)                                               |          |                                                 |                                                 |        |                   |                   |                   |  |  |
| P22_0                                                |        |        |          |          |         |          |                                                                     |                                                  |          |                                                 |                                                 |        |                   |                   |                   |  |  |
| Port 22                                              | 2 Outp | ut Mod | ificatio | on Set I | Registe | er O     | (070                                                                | н)                                               |          | Ap                                              | plicati                                         | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub> |  |  |
| 31                                                   | 30     | 29     | 28       | 27       | 26      | 25       | 24                                                                  | 23                                               | 22       | 21                                              | 20                                              | 19     | 18                | 17                | 16                |  |  |
|                                                      | •      | '      |          | •        | •       | •        | '                                                                   | 0                                                | '        | '                                               |                                                 | 1      | •                 | 1                 |                   |  |  |
|                                                      |        |        |          |          |         | <u>I</u> | r                                                                   | <u>I</u>                                         | 1        | I                                               | _1                                              | 1      | <u>I</u>          |                   |                   |  |  |
| 15                                                   | 14     | 13     | 12       | 11       | 10      | 9        | 8                                                                   | 7                                                | 6        | 5                                               | 4                                               | 3      | 2                 | 1                 | 0                 |  |  |
|                                                      |        |        |          |          |         | 0        |                                                                     |                                                  |          |                                                 |                                                 | PS3    | PS2               | PS1               | PS0               |  |  |
|                                                      | r      |        |          |          |         |          |                                                                     |                                                  | <u> </u> | 1                                               |                                                 | w0     | w0                | w0                | w0                |  |  |

| Field       | Bits | Туре | Description                                                                                                                                                         |
|-------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-3) | x    | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |
| 0           | 31:4 | r    | Reserved Read as 0; should be written with 0.                                                                                                                       |



# Table 148 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMSR0

Applies to P02\_OMSR0

Applies to P10\_OMSR0

Applies to P11\_OMSR0

Applies to P12\_OMSR0

Applies to P14\_OMSR0

Applies to P15\_OMSR0

Applies to P20\_OMSR0

Applies to P21\_OMSR0

Applies to P22\_OMSR0

| Mode Name               | Acce | ss Mode     | Description                      |  |  |  |
|-------------------------|------|-------------|----------------------------------|--|--|--|
| Master enabled in ACCEN | w0   | PSx (x=0-3) | write access for enabled masters |  |  |  |
| Otherwise (default)     | r0   | PSx (x=0-3) |                                  |  |  |  |

| Port 23 Output Modification Set Register 0 P32_OMSR0                                                      |        |              |              |         |          |      | (070         | н)       |                                                 | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-----------------------------------------------------------------------------------------------------------|--------|--------------|--------------|---------|----------|------|--------------|----------|-------------------------------------------------|----|---------|--------|---------|---------|-------------------|
| Port 32 Output Modification Set Register 0 P33_OMSR0 Port 33 Output Modification Set Register 0 P34_OMSR0 |        |              |              |         |          | (070 | н)           |          | Application Reset Value: 0000 0000 <sub>H</sub> |    |         |        |         |         |                   |
|                                                                                                           |        |              |              |         |          | (070 | н)           |          | Application Reset Value: 0000 0000 <sub>H</sub> |    |         |        |         |         |                   |
| _                                                                                                         | 4 Outp | ut Mod       | ificatio     | n Set I | Registe  | r O  | (070         | н)       |                                                 | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| 31                                                                                                        | 30     | 29           | 28           | 27      | 26       | 25   | 24           | 23       | 22                                              | 21 | 20      | 19     | 18      | 17      | 16                |
|                                                                                                           | "      | •            | •            | •       | ı        | ı    |              | 0        | •                                               | •  | •       |        |         |         |                   |
| L                                                                                                         | 1      |              |              | 1       | ı        | 1    |              | r        | 1                                               |    |         | 1      | l       |         |                   |
| 15                                                                                                        | 14     | 13           | 12           | 11      | 10       | 9    | 8            | 7        | 6                                               | 5  | 4       | 3      | 2       | 1       | 0                 |
|                                                                                                           | 0      |              |              |         |          |      | •            |          |                                                 | •  | •       | PS3    | PS2     | PS1     | PS0               |
| <u> </u>                                                                                                  | 1      | <del> </del> | <del> </del> | 1       | <u> </u> | r    | <del> </del> | <u> </u> | 1                                               | !  | !       | w0     | w0      | w0      | w0                |

| Field       | Bits | Туре | Description                                                                                                                                                         |
|-------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-3) | х    | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |
| 0           | 31:4 | r    | Reserved Read as 0; should be written with 0.                                                                                                                       |



# Table 149 Access Mode Restrictions sorted by descending priority

Applies to P23\_OMSR0 Applies to P32\_OMSR0 Applies to P33\_OMSR0

Applies to P34\_OMSR0

| Mode Name               | Acce | ss Mode     | Description                      |  |  |  |  |
|-------------------------|------|-------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN | w0   | PSx (x=0-3) | write access for enabled masters |  |  |  |  |
| Otherwise (default)     | r0   | PSx (x=0-3) |                                  |  |  |  |  |

# **Port 00 Output Modification Set Register 4**

Register Pn\_OMSR4 sets the logic state of Pn.[7:4] port lines

| P00_0                                                          | MSR4           |        |          |          |         |      |      |                                                  |     |                                                 |                                                 |          |           |                   |                                              |  |
|----------------------------------------------------------------|----------------|--------|----------|----------|---------|------|------|--------------------------------------------------|-----|-------------------------------------------------|-------------------------------------------------|----------|-----------|-------------------|----------------------------------------------|--|
| Port 0<br>P02 O                                                | 0 Outp<br>MSR4 | ut Mod | ificatio | on Set I | Registe | er 4 | (074 | I <sub>Н</sub> )                                 |     | Ар                                              | Application Reset Value: 0000 0000 <sub>H</sub> |          |           |                   |                                              |  |
| _                                                              | 2 Outp         | ut Mod | ificatio | on Set I | Registe | er 4 | (074 | I <sub>H</sub> )                                 |     | Ар                                              | Application Reset Value: 0000 0000 <sub>H</sub> |          |           |                   |                                              |  |
| Port 10 Output Modification Set Register 4                     |                |        |          |          |         |      | (074 | <b>I</b> н)                                      |     | Ар                                              | Application Reset Value: 0000 0000 <sub>H</sub> |          |           |                   |                                              |  |
| P11_OMSR4 Port 11 Output Modification Set Register 4 P14_OMSR4 |                |        |          |          |         |      | (074 | <b>I</b> н)                                      |     | Ар                                              | plicati                                         | on Res   | et Valu   | ie: 0000          | 0000 <sub>H</sub>                            |  |
| Port 14 Output Modification Set Register 4 P15_OMSR4           |                |        |          |          |         |      |      | I <sub>Н</sub> )                                 |     | Ар                                              | plicati                                         | on Res   | et Valu   | ie: 0000          | 0000 <sub>H</sub>                            |  |
| Port 15 Output Modification Set Register 4 P20_OMSR4           |                |        |          |          |         |      | (074 | (074 <sub>H</sub> ) Application Reset Value: 000 |     |                                                 |                                                 |          | ie: 0000  | 0000 <sub>H</sub> |                                              |  |
| _                                                              | 0 Outp         | ut Mod | ificatio | on Set I | Registe | er 4 | (074 | <b>I</b> н)                                      |     | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |          |           |                   |                                              |  |
|                                                                | 1 Outp         | ut Mod | ificatio | on Set I | Registe | er 4 | (074 | <b>I</b> н)                                      |     | Ар                                              | plicati                                         | ion Res  | set Value | e: 0000           | 0000 <sub>H</sub>                            |  |
| _                                                              | 2 Outp         | ut Mod | ificatio | on Set I | Registe | er 4 | (074 | <b>I</b> н)                                      |     | Ар                                              | Application Reset Value: 0000 0000 <sub>H</sub> |          |           |                   |                                              |  |
| <del></del> '                                                  | 3 Outp         | ut Mod | ificatio | on Set I | Registe | er 4 | (074 | I <sub>н</sub> )                                 |     | Ар                                              | plicati                                         | on Res   | et Valu   | e: 0000           | 0000 <sub>H</sub>                            |  |
| 31                                                             | 30             | 29     | 28       | 27       | 26      | 25   | 24   | 23                                               | 22  | 21                                              | 20                                              | 19       | 18        | 17                | 16                                           |  |
|                                                                |                |        |          |          |         |      | •    | 0                                                |     |                                                 |                                                 |          |           |                   |                                              |  |
| L                                                              | 1              | 1      |          | 1        | 1       | 1    | 1    | r                                                |     | 1                                               |                                                 | <u>I</u> | 1         |                   | ļJ                                           |  |
| 15                                                             | 14             | 13     | 12       | 11       | 10      | 9    | 8    | 7                                                | 6   | 5                                               | 4                                               | 3        | 2         | 1                 | 0                                            |  |
|                                                                |                |        |          | 0        | •       | •    |      | PS7                                              | PS6 | PS5                                             | PS4                                             |          |           | 0                 |                                              |  |
|                                                                |                |        |          |          |         |      |      | w0                                               | w0  | w0                                              | w0                                              |          | 1         | r                 | <u>.                                    </u> |  |



| Field       | Bits         | Туре | Description                                                                                                                                                         |
|-------------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=4-7) | x            | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |
| 0           | 3:0,<br>31:8 | r    | Reserved Read as 0; should be written with 0.                                                                                                                       |

# Table 150 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMSR4

Applies to P02\_OMSR4

Applies to P10\_OMSR4

Applies to P11\_OMSR4

Applies to P14\_OMSR4

Applies to P15\_OMSR4

Applies to P20\_OMSR4

Applies to P21\_OMSR4

Applies to P22\_OMSR4

Applies to P23\_OMSR4

| Mode Name Acce          |    | ss Mode     | Description                      |  |  |  |  |
|-------------------------|----|-------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN | w0 | PSx (x=4-7) | write access for enabled masters |  |  |  |  |
| Otherwise (default)     | r0 | PSx (x=4-7) |                                  |  |  |  |  |

## P32\_OMSR4

| P33_0    | 2 Outp<br>MSR4<br>3 Outp |    |    |    |    |    | (074<br>(074 |     |     |     | -   |    |    |    | 0 0000 <sub>H</sub> |
|----------|--------------------------|----|----|----|----|----|--------------|-----|-----|-----|-----|----|----|----|---------------------|
| 31       | 30                       | 29 | 28 | 27 | 26 | 25 | 24           | 23  | 22  | 21  | 20  | 19 | 18 | 17 | 16                  |
|          |                          |    |    |    |    |    |              | 0   |     |     |     |    |    |    |                     |
| 1        |                          |    |    | 1  | 1  |    | 1            | r   |     |     |     |    | 1  | 1  |                     |
| 15       | 14                       | 13 | 12 | 11 | 10 | 9  | 8            | 7   | 6   | 5   | 4   | 3  | 2  | 1  | 0                   |
|          |                          |    |    | 0  |    |    |              | PS7 | PS6 | PS5 | PS4 |    |    | 0  |                     |
| <u> </u> | -                        | 1  | 1  | r  |    |    |              | w0  | w0  | w0  | w0  | I. |    | r  | 1                   |

| Field       | Bits | Туре | Description                                                                                                                                                         |
|-------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=4-7) | x    | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |



| Field | Bits | Туре | Description                          |
|-------|------|------|--------------------------------------|
| 0     | 3:0, | r    | Reserved                             |
|       | 31:8 |      | Read as 0; should be written with 0. |

# Table 151 Access Mode Restrictions sorted by descending priority

Applies to P32\_OMSR4
Applies to P33\_OMSR4

| Mode Name A             |    | ss Mode     | Description                      |
|-------------------------|----|-------------|----------------------------------|
| Master enabled in ACCEN | w0 | PSx (x=4-7) | write access for enabled masters |
| Otherwise (default)     | r0 | PSx (x=4-7) |                                  |

# **Port 00 Output Modification Set Register 8**

Register Pn\_OMSR8 sets the logic state of Pn.[11:8] port lines

| P00_0   | MSR8                                               |        |          |          |          |          |      |                             |    |                                                 |         |          |         |                            |                   |  |
|---------|----------------------------------------------------|--------|----------|----------|----------|----------|------|-----------------------------|----|-------------------------------------------------|---------|----------|---------|----------------------------|-------------------|--|
| Port 0  | 0 Outp                                             | ut Mod | ificatio | on Set F | Registe  | r 8      | (078 | н)                          |    | Ар                                              | plicati | on Res   | et Valu | e: 0000                    | 0000 <sub>H</sub> |  |
| P02_0   |                                                    | _      |          |          |          |          |      |                             |    |                                                 |         |          |         |                            |                   |  |
|         | -                                                  | ut Mod | ificatio | on Set F | Registe  | r 8      | (078 | (078 <sub>H</sub> ) Applica |    |                                                 |         |          | et Valu | e: 0000                    | 0000 <sub>H</sub> |  |
| P10_0   |                                                    |        | :£: +: . | Cat I    |          | O        | (078 | ,                           |    | ۸                                               |         | D        | -+ V-l  | 000                        |                   |  |
|         | ort 10 Output Modification Set Register 8 11_OMSR8 |        |          |          |          |          |      |                             |    | Ар                                              | pucati  | on kes   | et valu | e: uuu                     | 0000 <sub>H</sub> |  |
| _       | ort 11 Output Modification Set Register 8          |        |          |          |          |          |      |                             |    | Λn                                              | nlicati | on Dac   | at Valu | ۸۰ ۵۰                      | 0000              |  |
| P14_0   | -                                                  | ut Mou | iiicati  | JII SECT | vegiste  | 1 0      | (078 | H <i>1</i>                  |    | ΛÞ                                              | pucati  | on Res   | et vatu | ue: 0000 0000 <sub>H</sub> |                   |  |
| _       |                                                    | ut Mod | ificatio | on Set F | Registe  | r 8      | (078 | <b>L)</b>                   |    | Ap                                              | plicati | on Res   | et Valu | e: 0000                    | 0000              |  |
| P15_0   |                                                    |        |          |          | J        |          | •    |                             |    | Application Reset Value: 0000 0000              |         |          |         |                            |                   |  |
| Port 1  | 5 Outp                                             | ut Mod | ificatio | on Set F | Registe  | r 8      | (078 | н)                          |    | Application Reset Value: 0000 0000 <sub>H</sub> |         |          |         |                            |                   |  |
| P20_0   | MSR8                                               |        |          |          |          |          |      |                             |    |                                                 |         |          |         |                            |                   |  |
|         | -                                                  | ut Mod | ificatio | on Set F | Registe  | r 8      | (078 | н)                          |    | Ap                                              | plicati | on Res   | et Valu | e: 0000                    | 0000 <sub>H</sub> |  |
| P33_0   |                                                    |        | :c::     | 6 . 4 7  | <b>.</b> | 0        | /070 | ,                           |    | A                                               | !! 4.   | <b>-</b> | -43/-1  | 000                        |                   |  |
| Port 3. | 3 Outp                                             | ut moa | ificatio | on Set F | kegiste  | r٥       | (078 | н)                          |    | Ар                                              | pucati  | on kes   | et valu | e: uuu                     | 0000 <sub>H</sub> |  |
| 31      | 30                                                 | 29     | 28       | 27       | 26       | 25       | 24   | 23                          | 22 | 21                                              | 20      | 19       | 18      | 17                         | 16                |  |
|         |                                                    |        |          | •        |          |          | C    | )                           |    |                                                 |         |          |         |                            |                   |  |
|         | 1                                                  |        | 1        | L        | l        | <u> </u> | ı    | r                           | 1  | I                                               | L       | <u>I</u> |         | 1                          | 1                 |  |
| 15      | 14                                                 | 13     | 12       | 11       | 10       | 9        | 8    | 7                           | 6  | 5                                               | 4       | 3        | 2       | 1                          | 0                 |  |
|         |                                                    | 0      | ,        | PS11     | PS10     | PS9      | PS8  |                             |    | ı                                               | •       | D        | •       |                            |                   |  |
| 1       | 1                                                  | r      | <u> </u> | w0       | w0       | w0       | w0   |                             | 1  | <u> </u>                                        | 1       | r        | 1       | <u> </u>                   |                   |  |

| Field        | Bits | Туре | Description                                                                 |
|--------------|------|------|-----------------------------------------------------------------------------|
| PSx (x=8-11) | х    | w0   | Set Bit x                                                                   |
|              |      |      | Setting this bit will set the corresponding bit in the port output register |
|              |      |      | Pn_OUT. Read as 0.                                                          |
|              |      |      | 0 <sub>B</sub> No operation                                                 |
|              |      |      | 1 <sub>B</sub> Sets Pn_OUT.Px                                               |



| Field | Bits  | Туре | Description                          |
|-------|-------|------|--------------------------------------|
| 0     | 7:0,  | r    | Reserved                             |
|       | 31:12 |      | Read as 0; should be written with 0. |

# Table 152 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMSR8 Applies to P02\_OMSR8 Applies to P10\_OMSR8 Applies to P11\_OMSR8

Applies to P14\_OMSR8

Applies to P15\_OMSR8

Applies to P20\_OMSR8

Applies to P33\_OMSR8

| Mode Name               | Acce | ss Mode      | Description                      |
|-------------------------|------|--------------|----------------------------------|
| Master enabled in ACCEN | w0   | PSx (x=8-11) | write access for enabled masters |
| Otherwise (default)     | r0   | PSx (x=8-11) |                                  |

# Port 00 Output Modification Set Register 12

Register Pn\_OMSR12 sets the logic state of Pn.[15:12] port lines

## P00\_OMSR12

| Port 00<br>P11_0 | -    |        | ificatio | n Set F | Registe | r 12 | (07C | (07C <sub>H</sub> ) Application Reset Value: 0000 00 |    |    |         |        |         |         |                   |
|------------------|------|--------|----------|---------|---------|------|------|------------------------------------------------------|----|----|---------|--------|---------|---------|-------------------|
| Port 1           |      | ut Mod | ificatio | n Set F | Registe | r 12 | (07C | н)                                                   |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| Port 2           |      | ut Mod | ificatio | n Set F | Registe | r 12 | (07C | н)                                                   |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| _                |      |        | ificatio | n Set F | Registe | r 12 | (07C | н)                                                   |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| 31               | 30   | 29     | 28       | 27      | 26      | 25   | 24   | 23                                                   | 22 | 21 | 20      | 19     | 18      | 17      | 16                |
|                  |      |        |          |         |         |      |      | )<br>D                                               |    |    |         |        |         |         |                   |
| 1                | -    | -      |          |         |         |      | 1    | r                                                    | 1  | 1  | 1       |        |         |         | -                 |
| 15               | 14   | 13     | 12       | 11      | 10      | 9    | 8    | 7                                                    | 6  | 5  | 4       | 3      | 2       | 1       | 0                 |
| PS15             | PS14 | PS13   | PS12     |         | 1       | 1    |      | 1                                                    | •  | 0  |         | 1      | 1       | 1       | 1                 |
| w0               | w0   | w0     | w0       |         |         |      |      |                                                      |    | r  |         |        |         |         |                   |

| Field         | Bits  | Туре | Description                                                                 |
|---------------|-------|------|-----------------------------------------------------------------------------|
| PSx (x=12-15) | Х     | w0   | Set Bit x                                                                   |
|               |       |      | Setting this bit will set the corresponding bit in the port output register |
|               |       |      | Pn_OUT. Read as 0.                                                          |
|               |       |      | 0 <sub>B</sub> No operation                                                 |
|               |       |      | 1 <sub>B</sub> Sets Pn_OUT.Px                                               |
| 0             | 11:0, | r    | Reserved                                                                    |
|               | 31:16 |      | Read as 0; should be written with 0.                                        |



### Table 153 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMSR12 Applies to P11\_OMSR12 Applies to P20\_OMSR12 Applies to P33\_OMSR12

DOD OMCDO

| Mode Name               | Acce | ss Mode       | Description                      |  |  |  |  |
|-------------------------|------|---------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN | w0   | PSx (x=12-15) | write access for enabled masters |  |  |  |  |
| Otherwise (default)     | r0   | PSx (x=12-15) |                                  |  |  |  |  |

### Port 00 Output Modification Clear Register 0

The port output modification clear register x, (x = 0, 4, 8, 12) contains control bits to individually clear the logic state of a single port line by manipulating the output register.

Note: Registers  $Pn\_OMCRx$  (x = 0, 4, 8, 12) are virtual and does not contain any flip-flop. A read action delivers the value of 0. One 8 or 16-bits write behaves as a 32-bit write padded with zeros.

Register Pn\_OMCR0 clears the logic state of Pn.[3:0] port lines

|                                                                  | 1       | 1      | 1        | 1      |          |       | 1     | 1                                                   | 1                                                       | 1  | 1       | 1      |                                         |                   |                   |  |
|------------------------------------------------------------------|---------|--------|----------|--------|----------|-------|-------|-----------------------------------------------------|---------------------------------------------------------|----|---------|--------|-----------------------------------------|-------------------|-------------------|--|
|                                                                  |         |        |          |        |          |       | (     | 0                                                   |                                                         |    |         |        |                                         |                   |                   |  |
| 15                                                               | 14      | 13     | 12       | 11     | 10       | 9     | 8     | 7                                                   | 6                                                       | 5  | 4       | 3      | 2                                       | 1                 | 0                 |  |
| 1                                                                | 1       | I      | I        | 1      | <u> </u> | ٢     | 1     | I                                                   | I                                                       | I  | I       | w0     | w0                                      | w0                | w0                |  |
|                                                                  |         |        |          |        | (        | )     |       |                                                     |                                                         |    |         | PCL3   | PCL2                                    | PCL1              | PCL0              |  |
| 31                                                               | 30      | 29     | 28       | 27     | 26       | 25    | 24    | 23                                                  | 22                                                      | 21 | 20      | 19     | 18                                      | 17                | 16                |  |
| _                                                                | 2 Outp  | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | (080 <sub>H</sub> ) Applicati                       |                                                         |    |         |        | ion Reset Value: 0000 0000 <sub>H</sub> |                   |                   |  |
| P21_0<br>Port 2<br>P22_0                                         | 1 Outp  | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | н)                                                  |                                                         | Ар | plicati | on Res | et Valu                                 | e: 0000           | 0000 <sub>H</sub> |  |
| Port 2                                                           | 0 Outp  | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | н)                                                  | Application Reset Value: 00 Application Reset Value: 00 |    |         |        |                                         |                   |                   |  |
| _                                                                | 5 Outp  | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | н)                                                  |                                                         |    |         |        |                                         |                   |                   |  |
| Port 14 Output Modification Clear Register 0 P15_OMCR0           |         |        |          |        |          |       |       | (080 <sub>H</sub> ) Application Reset Value: 0000 0 |                                                         |    |         |        |                                         | 0000 <sub>H</sub> |                   |  |
| P12_OMCR0 Port 12 Output Modification Clear Register 0 P14_OMCR0 |         |        |          |        |          |       |       | н)                                                  |                                                         | Ар | plicati | on Res | et Valu                                 | e: 0000           | 0000 <sub>H</sub> |  |
|                                                                  | 1 Outp  | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | н)                                                  |                                                         | Ар | plicati | on Res | et Valu                                 | e: 0000           | 0000 <sub>H</sub> |  |
| Port 1<br>P11 0                                                  | 0 Outp  | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | н)                                                  |                                                         | Ар | plicati | on Res | et Valu                                 | e: 0000           | 0000 <sub>H</sub> |  |
| Port 0:<br>P10_0                                                 | 2 Outpo | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | н)                                                  |                                                         | Ар | plicati | on Res | et Valu                                 | e: 0000           | 0000 <sub>H</sub> |  |
| Port 0<br>P02_0                                                  | 0 Outpo | ut Mod | ificatio | n Clea | r Regis  | ter 0 | (080) | н)                                                  |                                                         | Ар | plicati | on Res | et Valu                                 | e: 0000           | 0000 <sub>H</sub> |  |
|                                                                  |         |        |          |        |          |       |       |                                                     |                                                         |    |         |        |                                         |                   |                   |  |



| Field        | Bits           | Туре | Description                                                                                                                                                               |
|--------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCLx (x=0-3) | x+16           | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px |
| 0            | 15:0,<br>31:20 | r    | Reserved Read as 0; should be written with 0.                                                                                                                             |

### Table 154 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMCR0

Applies to P02\_OMCR0

Applies to P10\_OMCR0

Applies to P11\_OMCR0

Applies to P12\_OMCR0

Applies to P14\_OMCR0

Applies to P15\_OMCR0

Applies to P20\_OMCR0

Applies to P21\_OMCR0

Applies to P22\_OMCR0

| Mode Name               | Acce | ss Mode      | Description                      |  |  |  |  |
|-------------------------|------|--------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN | w0   | PCLx (x=0-3) | write access for enabled masters |  |  |  |  |
| Otherwise (default)     | r0   | PCLx (x=0-3) |                                  |  |  |  |  |

| P23_OMCR0 Port 23 Output Modification Clear Register 0 P32_OMCR0 Port 32 Output Modification Clear Register 0 P33_OMCR0 Port 33 Output Modification Clear Register 0 P34_OMCR0 Port 34 Output Modification Clear Register 0 |    |    |    |    |     | (080 <sub>H</sub> ) Application Reset Value: 0000 000 |    |    |    |    |    | 0000 <sub>H</sub> |      |          |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|----|-------------------|------|----------|------|
| 31                                                                                                                                                                                                                          | 30 | 29 | 28 | 27 | 26  | 25                                                                                                                                                                                                                      | 24 | 23 | 22 | 21 | 20 | 19                | 18   | 17       | 16   |
|                                                                                                                                                                                                                             | T  | I  | ı  | T  | (   | )                                                                                                                                                                                                                       | T  | T  | T  | T  | I  | PCL3              | PCL2 | PCL1     | PCL0 |
|                                                                                                                                                                                                                             | 1  |    |    | 1  | ľ   | •                                                                                                                                                                                                                       | 1  |    | ı  | 1  | 1  | w0                | w0   | w0       | w0   |
| 15                                                                                                                                                                                                                          | 14 | 13 | 12 | 11 | 10  | 9                                                                                                                                                                                                                       | 8  | 7  | 6  | 5  | 4  | 3                 | 2    | 1        | 0    |
|                                                                                                                                                                                                                             | 1  | 1  | 1  | 1  | , , |                                                                                                                                                                                                                         |    | D  | 1  | 1  | 1  | 1                 | ı    | ı        | 1    |
|                                                                                                                                                                                                                             | 1  | 1  | 1  | 1  | 1   |                                                                                                                                                                                                                         | 1  | r  | 1  | 1  | 1  | 1                 | 1    | <u> </u> |      |



| Field        | Bits           | Туре | Description                                                                                                                                                               |
|--------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCLx (x=0-3) | x+16           | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px |
| 0            | 15:0,<br>31:20 | r    | Reserved Read as 0; should be written with 0.                                                                                                                             |

### Table 155 Access Mode Restrictions sorted by descending priority

Applies to P23\_OMCR0

Applies to P32\_OMCR0

Applies to P33\_OMCR0

Applies to P34\_OMCR0

| Mode Name                  | Acce | ss Mode      | Description                      |
|----------------------------|------|--------------|----------------------------------|
| Master enabled in w0 ACCEN |      | PCLx (x=0-3) | write access for enabled masters |
| Otherwise (default)        | r0   | PCLx (x=0-3) |                                  |

### **Port 00 Output Modification Clear Register 4**

Register Pn\_OMCR4 clears the logic state of Pn.[7:4] port lines



| P00_0                                                  | MCR4                                                   |        |          |                |         |       |          |                                                   |                                                 |                                   |                   |        |                   |                   |                     |
|--------------------------------------------------------|--------------------------------------------------------|--------|----------|----------------|---------|-------|----------|---------------------------------------------------|-------------------------------------------------|-----------------------------------|-------------------|--------|-------------------|-------------------|---------------------|
| Port 00<br>P02_0                                       | -                                                      | ut Mod | ificatio | on Clea        | r Regis | ter 4 | (084     | (084 <sub>H</sub> ) Application Reset Value: 000  |                                                 |                                   |                   |        | e: 0000           | 0000 <sub>H</sub> |                     |
| Port 02<br>P10_0                                       | -                                                      | ut Mod | ificatio | on Clea        | r Regis | ter 4 | (084     | <sub>н</sub> )                                    |                                                 | Application Reset Value: 0000 000 |                   |        |                   |                   |                     |
| <del>_</del>                                           | 0 Outp                                                 | ut Mod | ificatio | on Clea        | r Regis | ter 4 | (084     | <sub>н</sub> )                                    |                                                 | Ар                                | plicatio          | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub>   |
| Port 1:                                                | n Clea                                                 | ter 4  | (084     | <sub>н</sub> ) |         | Ар    | plicatio | on Res                                            | et Valu                                         | e: 0000                           | 0000 <sub>H</sub> |        |                   |                   |                     |
| _                                                      | 4 Outp                                                 | ut Mod | ificatio | on Clea        | r Regis | ter 4 | (084     | <sub>H</sub> )                                    |                                                 | Ар                                | plicatio          | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub>   |
| Port 15 Output Modification Clear Register 4 P20_OMCR4 |                                                        |        |          |                |         |       |          | (084 <sub>H</sub> ) Application Reset Value: 0000 |                                                 |                                   |                   |        | 0000 <sub>H</sub> |                   |                     |
| Port 20                                                | Port 20 Output Modification Clear Register 4 P21 OMCR4 |        |          |                |         |       |          |                                                   | (084 <sub>H</sub> ) Application Reset           |                                   |                   |        |                   | e: 0000           | 0000 <sub>H</sub>   |
| Port 2                                                 | 1 Outp                                                 | ut Mod | ificatio | on Clea        | r Regis | ter 4 | (084     | <sub>н</sub> )                                    |                                                 | Ар                                | plicatio          | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub>   |
|                                                        | 2 Outp                                                 | ut Mod | ificatio | on Clea        | r Regis | ter 4 | (084     | <sub>н</sub> )                                    |                                                 | Ар                                | plicatio          | on Res | et Valu           | e: 0000           | 0000 <sub>H</sub>   |
| P23_0                                                  |                                                        | ut Mad | ificatio | n Clas         | r Dogic | tor 1 | /00/     | . 1                                               | Application Reset Value: 0000 0000 <sub>H</sub> |                                   |                   |        |                   |                   | 0000                |
|                                                        | _                                                      | ut Mou | IIICatic | on Clea        | •       |       | (084     |                                                   |                                                 |                                   |                   |        | et vatu           | e: 0000           | ) UUUU <sub>H</sub> |
| 31                                                     | 30                                                     | 29     | 28       | 27             | 26      | 25    | 24       | 23                                                | 22                                              | 21                                | 20                | 19     | 18                | 17                | 16                  |
| 0                                                      |                                                        |        |          |                |         |       |          | PCL7                                              | PCL6                                            | PCL5                              | PCL4              |        |                   | 0                 |                     |
| ,,                                                     |                                                        |        |          | r              |         |       |          | w0                                                | w0                                              | w0                                | w0                |        |                   | r                 |                     |
| 15                                                     | 14                                                     | 13     | 12       | 11             | 10      | 9     | 8        | 7                                                 | 6                                               | 5                                 | 4                 | 3      | 2                 | 1                 | 0                   |
|                                                        | i                                                      | i      | ı        | į.             | i       | ı     | i        | 0                                                 | ı                                               | i                                 | i                 | Î      | i                 | ı                 |                     |
| 1                                                      | 1                                                      | 1      | J.       | 1              | 1       | II.   | 1        | r                                                 | II.                                             | 1                                 | 1                 | 1      | 1                 | II.               |                     |

| Field        | Bits           | Туре | Description                                                                                                                                                               |
|--------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCLx (x=4-7) | x+16           | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px |
| 0            | 19:0,<br>31:24 | r    | Reserved Read as 0; should be written with 0                                                                                                                              |



### Table 156 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMCR4

Applies to P02\_OMCR4

Applies to P10\_OMCR4

Applies to P11\_OMCR4

Applies to P14\_OMCR4

Applies to P15\_OMCR4

Applies to P20\_OMCR4

Applies to P21\_OMCR4

Applies to P22\_OMCR4

Applies to P23\_OMCR4

| Mode Name               | Acce | ss Mode      | Description                      |
|-------------------------|------|--------------|----------------------------------|
| Master enabled in ACCEN | w0   | PCLx (x=4-7) | write access for enabled masters |
| Otherwise (default)     | r0   | PCLx (x=4-7) |                                  |

#### P32\_OMCR4

Port 32 Output Modification Clear Register 4 (084<sub>H</sub>)

Application Reset Value: 0000 0000<sub>H</sub>

P33\_OMCR4

Port 33 Output Modification Clear Register 4 (084<sub>H</sub>)

Application Reset Value: 0000 0000<sub>H</sub>

| 31 | 30 | 29 | 28  | 27       | 26           | 25           | 24       | 23   | 22   | 21   | 20       | 19 | 18  | 17       | 16 |
|----|----|----|-----|----------|--------------|--------------|----------|------|------|------|----------|----|-----|----------|----|
|    | ı  | I  | · ( | <b>)</b> | I            | I            | I        | PCL7 | PCL6 | PCL5 | PCL4     |    | ' ( | <b>D</b> | I  |
|    | 1  | l  | l I | r        | <del> </del> | <del> </del> | <u> </u> | w0   | w0   | w0   | w0       |    | l   | r        |    |
| 15 | 14 | 13 | 12  | 11       | 10           | 9            | 8        | 7    | 6    | 5    | 4        | 3  | 2   | 1        | 0  |
|    | ı  | I  | I   | I        | I            | I            | 1        | 0    | I    | I    | I        |    | I   | I        | ı  |
| 1  | 1  | 1  | 1   | 1        | 1            | <u> </u>     | İ        | r    | 1    | 1    | <u> </u> |    | 1   | <u> </u> |    |

| Field        | Bits  | Туре | Description                                                                   |
|--------------|-------|------|-------------------------------------------------------------------------------|
| PCLx (x=4-7) | x+16  | w0   | Clear Bit x                                                                   |
|              |       |      | Setting this bit will clear the corresponding bit in the port output register |
|              |       |      | Pn_OUT. Read as 0.                                                            |
|              |       |      | 0 <sub>B</sub> No operation                                                   |
|              |       |      | 1 <sub>B</sub> Clears Pn_OUT.Px                                               |
| 0            | 19:0, | r    | Reserved                                                                      |
|              | 31:24 |      | Read as 0; should be written with 0                                           |



# Table 157 Access Mode Restrictions sorted by descending priority

Applies to P32\_OMCR4
Applies to P33\_OMCR4

| Mode Name               | Acce | ss Mode      | Description                      |
|-------------------------|------|--------------|----------------------------------|
| Master enabled in ACCEN | w0   | PCLx (x=4-7) | write access for enabled masters |
| Otherwise (default)     | r0   | PCLx (x=4-7) |                                  |

### **Port 00 Output Modification Clear Register 8**

Register Pn\_OMCR8 clears the logic state of Pn.[11:8] port lines

| P00_0                                                  | MCR8   |        |          |         |         |       |                                                   |          |    |     |            |                   |         |          |                   |
|--------------------------------------------------------|--------|--------|----------|---------|---------|-------|---------------------------------------------------|----------|----|-----|------------|-------------------|---------|----------|-------------------|
| Port 00<br>P02_0                                       | 0 Outp | ut Mod | ificatio | n Clea  | r Regis | ter 8 | (088                                              | н)       |    | Ар  | plicati    | on Res            | et Valu | e: 0000  | 0000 <sub>H</sub> |
| Port 02                                                | 2 Outp | ut Mod | ificatio | n Clea  | r Regis | ter 8 | (088                                              | н)       |    | Ар  | plicati    | on Res            | et Valu | e: 0000  | 0000 <sub>H</sub> |
| P10_OMCR8 Port 10 Output Modification Clear Register 8 |        |        |          |         |         |       |                                                   | н)       |    | Ар  | plicati    | on Res            | et Valu | e: 0000  | 0000 <sub>H</sub> |
| P11_OMCR8 Port 11 Output Modification Clear Register 8 |        |        |          |         |         |       |                                                   | н)       |    | Ар  | plicati    | on Res            | et Valu | e: 0000  | 0000 <sub>H</sub> |
| P14_0<br>Port 14                                       | 4 Outp | ut Mod | ificatio | n Clea  | r Regis | ter 8 | (088                                              | н)       |    | Ар  | plicati    | on Res            | et Valu | e: 0000  | 0000 <sub>H</sub> |
| P15_0<br>Port 1!                                       |        | ut Mod | ificatio | on Clea | r Regis | ter 8 | (088 <sub>H</sub> ) Application Reset Value: 0000 |          |    |     |            | 0000 <sub>H</sub> |         |          |                   |
| P20_0<br>Port 20                                       |        | ut Mod | ificatio | on Clea | r Regis | ter 8 | (088                                              | )        |    | Αp  | plicati    | on Res            | et Valu | e: 0000  | 0000 <sub>H</sub> |
| P33_0                                                  | -      |        |          | 0.00    |         |       | (000)                                             | н,       |    |     | <b>P</b> • |                   |         |          | Н                 |
| Port 33                                                |        | ut Mod | ificatio | n Clea  | r Regis | ter 8 | (088                                              | н)       |    | Ар  | plicati    | on Res            | et Valu | e: 0000  | 0000 <sub>H</sub> |
| 31                                                     | 30     | 29     | 28       | 27      | 26      | 25    | 24                                                | 23       | 22 | 21  | 20         | 19                | 18      | 17       | 16                |
|                                                        | '      | 0      | ı        | PCL11   | PCL10   | PCL9  | PCL8                                              |          | ı  | I   | '          | D                 | 1       | I        | !                 |
| r w0 w0 w0                                             |        |        |          |         |         |       | w0                                                |          | 1  | 1   | 1          | r                 |         | 1        |                   |
| 15                                                     | 14     | 13     | 12       | 11      | 9       | 8     | 7                                                 | 6        | 5  | 4   | 3          | 2                 | 1       | 0        |                   |
|                                                        |        |        |          |         |         |       | (                                                 | )        |    |     |            |                   |         |          |                   |
|                                                        | 1      | 1      | <u> </u> | 1       | İ.      |       | l .                                               | <u> </u> | ı  | I . | I          | 1                 | Ĭ.      | <u>I</u> | <u> </u>          |

| Field         | Bits           | Туре | Description                                                                                                                                                               |
|---------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCLx (x=8-11) | x+16           | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px |
| 0             | 23:0,<br>31:28 | r    | Reserved Read as 0; should be written with 0                                                                                                                              |



#### Table 158 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMCR8

Applies to P02\_OMCR8

Applies to P10\_OMCR8

Applies to P11\_OMCR8

Applies to P14\_OMCR8

Applies to P15\_OMCR8

Applies to P20\_OMCR8

Applies to P33\_OMCR8

| Mode Name               | Acce | ss Mode       | Description                      |
|-------------------------|------|---------------|----------------------------------|
| Master enabled in ACCEN | w0   | PCLx (x=8-11) | write access for enabled masters |
| Otherwise (default)     | r0   | PCLx (x=8-11) |                                  |

#### Port 00 Output Modification Clear Register 12

Register Pn\_OMCR12 clears the logic state of Pn.[15:12] port lines

P00\_OMCR12

Port 00 Output Modification Clear Register 12 (08C<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>

P11\_OMCR12

Port 11 Output Modification Clear Register 12 (08C<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>

P20\_OMCR12

Port 20 Output Modification Clear Register 12 (08C<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>

P33\_OMCR12

Port 33 Output Modification Clear Register 12 (08C<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>

| 31    | 30    | 29    | 28       | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17       | 16 |
|-------|-------|-------|----------|----|----|----|----|----|----|----|----|----|----|----------|----|
| PCL15 | PCL14 | PCL13 | PCL12    |    |    | l  | I  | I  | Ċ  | )  |    | I  | I  | I        | 1  |
| w0    | w0    | w0    | w0       |    | l  |    |    |    | ı  | -  | 1  |    |    | <u> </u> | 1  |
| 15    | 14    | 13    | 12       | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1        | 0  |
|       | I     | ı     |          |    | I  |    | (  | )  | 1  |    | I  | ı  | ı  | I        | ı  |
|       | ļ     |       | <u> </u> |    | 1  |    |    | ļ  |    |    | ļ  |    |    |          | ļ  |

| Field              | Bits | Туре | Description                                                                                                                                                               |
|--------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCLx (x=12-<br>15) | x+16 | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px |
| 0                  | 27:0 | r    | Reserved Read as 0; should be written with 0                                                                                                                              |



### Table 159 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMCR12 Applies to P11\_OMCR12 Applies to P20\_OMCR12 Applies to P33\_OMCR12

| Mode Name               | Acce | ss Mode        | Description                      |
|-------------------------|------|----------------|----------------------------------|
| Master enabled in ACCEN | w0   | PCLx (x=12-15) | write access for enabled masters |
| Otherwise (default)     | r0   | PCLx (x=12-15) |                                  |

### **Port 00 Output Modification Set Register**

The port output modification set register contains control bits that make it possible to individually set the logic state of a single port line by manipulating the output register.

Note: Register Pn\_OMSR is virtual and does not contain any flip-flop. A read action delivers the value of 0. One 8 or 16-bits write behaves as a 32-bit write padded with zeros.

| P00_0                                             | MSR  |        |          |         |         |      |                                              |                                      |     |           |         |                                  |         |                   |                   |
|---------------------------------------------------|------|--------|----------|---------|---------|------|----------------------------------------------|--------------------------------------|-----|-----------|---------|----------------------------------|---------|-------------------|-------------------|
| Port 00<br>P11_0                                  | •    | ut Mod | ificatio | n Set F | Registe | r    | (090                                         | (090 <sub>H</sub> ) Application Rese |     |           |         | et Value: 0000 0000 <sub>H</sub> |         |                   |                   |
| Port 11 Output Modification Set Register P20_OMSR |      |        |          |         |         |      | (090                                         | (090 <sub>H</sub> ) Applicat         |     |           |         |                                  | et Valu | e: 0000           | 0000 <sub>H</sub> |
| Port 20 Output Modification Set Register P33_OMSR |      |        |          |         |         |      | (090 <sub>H</sub> ) Application Reset Value: |                                      |     |           | e: 0000 | 0000 <sub>H</sub>                |         |                   |                   |
| Port 33 Output Modification Set Register          |      |        |          |         |         | (090 | н)                                           |                                      | Ар  | plication | on Res  | et Valu                          | e: 0000 | 0000 <sub>H</sub> |                   |
| 31                                                | 30   | 29     | 28       | 27      | 26      | 25   | 24                                           | 23                                   | 22  | 21        | 20      | 19                               | 18      | 17                | 16                |
|                                                   |      | '<br>' | 1        |         | 1       |      |                                              | )                                    | '   | 1         |         |                                  | '<br>'  |                   |                   |
| <u> </u>                                          | 1    | •      | 1        | 1       |         |      | · I                                          | r                                    | •   | •         |         | 1                                | •       |                   |                   |
| 15                                                | 14   | 13     | 12       | 11      | 10      | 9    | 8                                            | 7                                    | 6   | 5         | 4       | 3                                | 2       | 1                 | 0                 |
| PS15                                              | PS14 | PS13   | PS12     | PS11    | PS10    | PS9  | PS8                                          | PS7                                  | PS6 | PS5       | PS4     | PS3                              | PS2     | PS1               | PS0               |
| w0                                                | w0   | w0     | w0       | w0      | w0      | w0   | w0                                           | w0                                   | w0  | w0        | w0      | w0                               | w0      | w0                | w0                |

| Field        | Bits  | Туре | Description                                                                                                                                                         |
|--------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-15) | Х     | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |
| 0            | 31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                       |



# Table 160 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMSR Applies to P11\_OMSR Applies to P20\_OMSR

Applies to P33\_OMSR

| Mode Name               | Acces | ss Mode      | Description                      |
|-------------------------|-------|--------------|----------------------------------|
| Master enabled in ACCEN | w0    | PSx (x=0-15) | write access for enabled masters |
| Otherwise (default)     | r0    | PSx (x=0-15) |                                  |

| P02_0<br>Port 0<br>P10_0                                   | 2 Outp | ut Mod | ificatio | on Set I | Registe | r   | (090 | (090 <sub>H</sub> ) Application Reset Value: 000 |     |     |           |        | e: 0000 | 00 0000 <sub>H</sub> |                   |
|------------------------------------------------------------|--------|--------|----------|----------|---------|-----|------|--------------------------------------------------|-----|-----|-----------|--------|---------|----------------------|-------------------|
|                                                            | •      | ut Mod | ificatio | on Set F | Registe | r   | (090 | н)                                               |     | Ар  | plication | on Res | et Valu | e: 0000              | 0000 <sub>H</sub> |
| P14_OMSR Port 14 Output Modification Set Register P15_OMSR |        |        |          |          |         |     | (090 | <sub>H</sub> )                                   |     | Ар  | plicatio  | on Res | et Valu | e: 0000              | 0000 <sub>H</sub> |
| _                                                          |        | ut Mod | ificatio | on Set F | Registe | r   | (090 | н)                                               |     | Ар  | plication | on Res | et Valu | e: 0000              | 0000 <sub>H</sub> |
| 31                                                         | 30     | 29     | 28       | 27       | 26      | 25  | 24   | 23                                               | 22  | 21  | 20        | 19     | 18      | 17                   | 16                |
|                                                            |        | •      |          | "        |         | '   |      | D                                                |     | 1   | 1         | 1      | •       |                      | '                 |
|                                                            | 1      | 1      | 1        | ı        | 1       | I   | 1    | r                                                | 1   | I.  | I.        | I.     | ı       | 1                    |                   |
| 15                                                         | 14     | 13     | 12       | 11       | 10      | 9   | 8    | 7                                                | 6   | 5   | 4         | 3      | 2       | 1                    | 0                 |
| 0                                                          | 0      | 0      | 0        | PS11     | PS10    | PS9 | PS8  | PS7                                              | PS6 | PS5 | PS4       | PS3    | PS2     | PS1                  | PS0               |
| r                                                          | r      | r      | r        | w0       | w0      | w0  | w0   | w0                                               | w0  | w0  | w0        | w0     | w0      | w0                   | w0                |

| Field        | Bits                        | Туре | Description                                                                                                                                                         |
|--------------|-----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-11) | x                           | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |
| 0            | 15, 14, 13,<br>12,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                       |



# Table 161 Access Mode Restrictions sorted by descending priority

Applies to P02\_OMSR Applies to P10\_OMSR

Applies to P14\_OMSR

Applies to P15\_OMSR

| Mode Name               | Acce | ss Mode      | Description                      |
|-------------------------|------|--------------|----------------------------------|
| Master enabled in ACCEN | w0   | PSx (x=0-11) | write access for enabled masters |
| Otherwise (default)     | r0   | PSx (x=0-11) |                                  |

| P12_0<br>Port 12<br>P34_0                | 2 Outp | ut Mod | ificatio | on Set I | Registe | er   | (090 | н) |    | Ар      | plicati | on Res  | et Valu | e: 0000           | 0000 <sub>H</sub> |
|------------------------------------------|--------|--------|----------|----------|---------|------|------|----|----|---------|---------|---------|---------|-------------------|-------------------|
| Port 34 Output Modification Set Register |        |        |          |          |         | (090 | н)   |    | Ар | plicati | on Res  | et Valu | e: 0000 | 0000 <sub>H</sub> |                   |
| 31                                       | 30     | 29     | 28       | 27       | 26      | 25   | 24   | 23 | 22 | 21      | 20      | 19      | 18      | 17                | 16                |
|                                          |        |        |          |          |         |      |      | 0  |    |         |         |         |         |                   |                   |
|                                          |        | 1      | 1        |          |         | 1    |      | r  |    |         | 1       |         | 1       | 1                 |                   |
| 15                                       | 14     | 13     | 12       | 11       | 10      | 9    | 8    | 7  | 6  | 5       | 4       | 3       | 2       | 1                 | 0                 |
| 0                                        | 0      | 0      | 0        | 0        | 0       | 0    | 0    | 0  | 0  | 0       | 0       | PS3     | PS2     | PS1               | PS0               |
| r                                        | r      | r      | r        | r        | r       | r    | r    | r  | r  | r       | r       | WΩ      | WΩ      | WΩ                | WΩ                |

| Field       | Bits                                                  | Туре | Description                                                                                                                                                         |
|-------------|-------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-3) | х                                                     | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |
| 0           | 15, 14, 13,<br>12,11,10,9,<br>8, 7, 6, 5, 4,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                       |

### Table 162 Access Mode Restrictions sorted by descending priority

Applies to P12\_OMSR Applies to P34\_OMSR

| Mode Name               | Acce | ss Mode     | Description                      |
|-------------------------|------|-------------|----------------------------------|
| Master enabled in ACCEN | w0   | PSx (x=0-3) | write access for enabled masters |
| Otherwise (default)     | r0   | PSx (x=0-3) |                                  |



| P21_0                                             | MSR                                               |        |          |         |         |    |                                                 |                                                |     |                                                 |         |                   |                   |                   |     |  |
|---------------------------------------------------|---------------------------------------------------|--------|----------|---------|---------|----|-------------------------------------------------|------------------------------------------------|-----|-------------------------------------------------|---------|-------------------|-------------------|-------------------|-----|--|
| Port 2:<br>P22_0                                  | •                                                 | ut Mod | ificatio | n Set I | Registe | r  | (090                                            | (090 <sub>H</sub> ) Application Reset Value: 0 |     |                                                 |         |                   | e: 0000           | 0000 <sub>H</sub> |     |  |
|                                                   | Port 22 Output Modification Set Register P23_OMSR |        |          |         |         |    |                                                 | ) <sub>H</sub> )                               |     | Application Reset Value: 0000 0000 <sub>H</sub> |         |                   |                   |                   |     |  |
| Port 23 Output Modification Set Register          |                                                   |        |          |         |         |    | (090 <sub>H</sub> ) Application Reset Value: 0  |                                                |     |                                                 |         | e: 0000           | 0000 <sub>H</sub> |                   |     |  |
| P32_OMSR Port 32 Output Modification Set Register |                                                   |        |          |         |         |    | (090 <sub>H</sub> ) Application Reset Value: 00 |                                                |     |                                                 | e: 0000 | 0000 <sub>H</sub> |                   |                   |     |  |
| 31                                                | 30                                                | 29     | 28       | 27      | 26      | 25 | 24                                              | 23                                             | 22  | 21                                              | 20      | 19                | 18                | 17                | 16  |  |
|                                                   | 1                                                 | ı      | 1        |         | ı       |    | 1                                               | 0                                              | 1   |                                                 | ı       | ı                 | 1                 | ı                 |     |  |
|                                                   |                                                   |        | •        |         |         |    |                                                 | r                                              | •   |                                                 |         |                   |                   |                   |     |  |
| 15                                                | 14                                                | 13     | 12       | 11      | 10      | 9  | 8                                               | 7                                              | 6   | 5                                               | 4       | 3                 | 2                 | 1                 | 0   |  |
| 0                                                 | 0                                                 | 0      | 0        | 0       | 0       | 0  | 0                                               | PS7                                            | PS6 | PS5                                             | PS4     | PS3               | PS2               | PS1               | PS0 |  |
| r                                                 | r                                                 | r      | r        | r       | r       | r  | r                                               | w0                                             | w0  | w0                                              | w0      | w0                | w0                | w0                | w0  |  |

| Field       | Bits                                         | Туре | Description                                                                                                                                                         |
|-------------|----------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSx (x=0-7) | х                                            | w0   | Set Bit x Setting this bit will set the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Sets Pn_OUT.Px |
| 0           | 15, 14, 13,<br>12, 11, 10, 9,<br>8,<br>31:16 | r    | Reserved Read as 0; should be written with 0.                                                                                                                       |

### Table 163 Access Mode Restrictions sorted by descending priority

Applies to P21\_OMSR Applies to P22\_OMSR Applies to P23\_OMSR Applies to P32\_OMSR

| Mode Name               | Acce | ss Mode     | Description                      |
|-------------------------|------|-------------|----------------------------------|
| Master enabled in ACCEN | w0   | PSx (x=0-7) | write access for enabled masters |
| Otherwise (default)     | r0   | PSx (x=0-7) |                                  |

### **Port 00 Output Modification Clear Register**

The port output modification clear register contains control bits that make it possible to individually clear the logic state of a single port line by manipulating the output register.

Note: Register Pn\_OMCR is virtual and does not contain any flip-flop. A read action delivers the value of 0. One 8 or 16-bits write behaves as a 32-bit write padded with zeros.



| P00_0                                      | MCR                 |        |          |        |         |      |      |                                 |      |                                                 |           |        |         |         |                   |  |
|--------------------------------------------|---------------------|--------|----------|--------|---------|------|------|---------------------------------|------|-------------------------------------------------|-----------|--------|---------|---------|-------------------|--|
| Port 0                                     | 0 Outp              | ut Mod | ificatio | n Clea | r Regis | ter  | (094 | н)                              |      | Ар                                              | plication | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |  |
| P11_0                                      | MCR                 |        |          |        |         |      |      |                                 |      |                                                 |           |        |         |         |                   |  |
| Port 11 Output Modification Clear Register |                     |        |          |        |         |      |      | н)                              |      | Application Reset Value: 0000 0000 <sub>H</sub> |           |        |         |         |                   |  |
| P20_0                                      | P20_OMCR            |        |          |        |         |      |      |                                 |      | _                                               | -         |        |         |         |                   |  |
| Port 2                                     | 0 Outp              | ut Mod | ificatio | n Clea | r Regis | ter  | (094 | <b>L)</b>                       |      | Ар                                              | plication | on Res | et Valu | e: 0000 | 0000 0            |  |
| P33_0                                      | MCR                 |        |          |        | •       |      | •    |                                 |      | -                                               | -         |        |         |         |                   |  |
|                                            | 3 Outp              | ut Mod | ificatio | n Clea | r Regis | ter  | (094 | (094 <sub>H</sub> ) Application |      |                                                 |           |        | et Valu | e: 0000 | 0000 <sub>H</sub> |  |
| 31                                         | 30                  | 29     | 28       | 27     | 26      | 25   | 24   | 23                              | 22   | 21                                              | 20        | 19     | 18      | 17      | 16                |  |
| PCL15                                      | PCL14               | PCL13  | PCL12    | PCL11  | PCL10   | PCL9 | PCL8 | PCL7                            | PCL6 | PCL5                                            | PCL4      | PCL3   | PCL2    | PCL1    | PCL0              |  |
| w0                                         | w0                  | w0     | w0       | w0     | w0      | w0   | w0   | w0                              | w0   | w0                                              | w0        | w0     | w0      | w0      | w0                |  |
| WU                                         | WU                  | WO     | WO       | WU     | WU      | WU   | WU   | WO                              | WU   | WU                                              | WU        | WU     | WO      | WO      | WU                |  |
| 15                                         | 15 14 13 12 11 10 9 |        |          |        |         |      |      | 7                               | 6    | 5                                               | 4         | 3      | 2       | 1       | 0                 |  |
|                                            |                     |        |          |        |         |      | 1    | •                               | I    | I                                               |           |        | I       | I       |                   |  |
|                                            |                     |        |          |        |         |      |      | 0                               |      |                                                 |           |        |         |         |                   |  |
| L                                          | 1                   | 1      | 1        | l      |         |      | l    | r                               | l    | l                                               | l         | l      | l       | l       |                   |  |

| Field         | Bits | Туре | Description                                                                   |
|---------------|------|------|-------------------------------------------------------------------------------|
| PCLx (x=0-15) | x+16 | w0   | Clear Bit x                                                                   |
|               |      |      | Setting this bit will clear the corresponding bit in the port output register |
|               |      |      | Pn_OUT. Read as 0.                                                            |
|               |      |      | 0 <sub>B</sub> No operation                                                   |
|               |      |      | 1 <sub>B</sub> Clears Pn_OUT.Px.                                              |
| 0             | 15:0 | r    | Reserved                                                                      |
|               |      |      | Read as 0; should be written with 0                                           |

# Table 164 Access Mode Restrictions sorted by descending priority

Applies to P00\_OMCR Applies to P11\_OMCR Applies to P20\_OMCR Applies to P33\_OMCR

| Mode Name               | Acce | ss Mode       | Description                      |
|-------------------------|------|---------------|----------------------------------|
| Master enabled in ACCEN | w0   | PCLx (x=0-15) | write access for enabled masters |
| Otherwise (default)     | r0   | PCLx (x=0-15) |                                  |



| P02_0<br>Port 02                                    |                                                     | ut Mod | ificatio | on Clea | r Regis  | ter  | (094 | <sub>'H</sub> )                 |          | Ар                                   | plicatio                          | on Res | et Valu                             | e: 0000 | 0000 <sub>H</sub> |  |  |
|-----------------------------------------------------|-----------------------------------------------------|--------|----------|---------|----------|------|------|---------------------------------|----------|--------------------------------------|-----------------------------------|--------|-------------------------------------|---------|-------------------|--|--|
| P10_0<br>Port 10                                    |                                                     | ut Mod | ificatio | on Clea | r Regis  | ter  | (094 | н)                              |          | Application Reset Value: 0000 0000 , |                                   |        |                                     |         |                   |  |  |
| P14_OMCR Port 14 Output Modification Clear Register |                                                     |        |          |         |          |      |      | (094 <sub>H</sub> ) Application |          |                                      |                                   |        | Reset Value: 0000 0000 <sub>4</sub> |         |                   |  |  |
|                                                     | P15_OMCR Port 15 Output Modification Clear Register |        |          |         |          |      |      | (094 <sub>H</sub> )             |          |                                      | Application Reset Value: 0000 000 |        |                                     |         |                   |  |  |
| 31                                                  | 30                                                  | 29     | 28       | 27      | 26       | 25   | 24   | 23                              | 22       | 21                                   | 20                                | 19     | 18                                  | 17      | 16                |  |  |
| 0                                                   | 0                                                   | 0      | 0        | PCL11   | PCL10    | PCL9 | PCL8 | PCL7                            | PCL6     | PCL5                                 | PCL4                              | PCL3   | PCL2                                | PCL1    | PCL0              |  |  |
| r                                                   | r                                                   | r      | r        | w0      | w0       | w0   | w0   | w0                              | w0       | w0                                   | w0                                | w0     | w0                                  | w0      | w0                |  |  |
| 15                                                  | 15 14 13 12 11 10 9                                 |        |          |         |          |      | 8    | 7                               | 6        | 5                                    | 4                                 | 3      | 2                                   | 1       | 0                 |  |  |
|                                                     |                                                     |        |          |         |          |      |      | 0                               | ı        | ,                                    | ·                                 | ·      | ·                                   | ·       |                   |  |  |
|                                                     | I                                                   | 1      |          | 1       | <u> </u> | I    | 1    | r                               | <u> </u> | I                                    | I .                               | I .    | I .                                 | I .     |                   |  |  |

| Field         | Bits                       | Туре | Description                                                                                                                                                                |
|---------------|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCLx (x=0-11) | x+16                       | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px. |
| 0             | 15:0,<br>31, 30, 29,<br>28 | r    | Reserved Read as 0; should be written with 0                                                                                                                               |

# Table 165 Access Mode Restrictions sorted by descending priority

Applies to P02\_OMCR Applies to P10\_OMCR Applies to P14\_OMCR Applies to P15\_OMCR

| Mode Name               | Acce | ss Mode       | Description                      |  |  |  |  |
|-------------------------|------|---------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN | w0   | PCLx (x=0-11) | write access for enabled masters |  |  |  |  |
| Otherwise (default)     | r0   | PCLx (x=0-11) |                                  |  |  |  |  |



| P12_OMCR Port 12 Output Modification Clear Register P34_OMCR Port 34 Output Modification Clear Register |    |    |    |    |    |    |    | н)<br>н) |    |    |    |      |      |      | 0000 <sub>H</sub> |
|---------------------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|----------|----|----|----|------|------|------|-------------------|
| 31                                                                                                      | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23       | 22 | 21 | 20 | 19   | 18   | 17   | 16                |
| 0                                                                                                       | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        | 0  | 0  | 0  | PCL3 | PCL2 | PCL1 | PCL0              |
| r                                                                                                       | r  | r  | r  | r  | r  | r  | r  | r        | r  | r  | r  | w0   | w0   | w0   | w0                |
| 15                                                                                                      | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7        | 6  | 5  | 4  | 3    | 2    | 1    | 0                 |
| 0                                                                                                       |    |    |    |    |    |    |    |          |    |    | ı  | 1    | 1    | ı    |                   |
|                                                                                                         | r  |    |    |    |    |    |    |          |    |    |    |      |      |      |                   |

| Field              | Bits                                                             | Туре | Description                                                                                                                                                                |
|--------------------|------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Field PCLx (x=0-3) | x+16                                                             | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px. |
| 0                  | 15:0,<br>31, 30, 29,<br>28, 27, 26,<br>25, 24, 23,<br>22, 21, 20 | r    | Reserved Read as 0; should be written with 0                                                                                                                               |

# Table 166 Access Mode Restrictions sorted by descending priority

Applies to P12\_OMCR Applies to P34\_OMCR

| Mode Name               | Acce | ss Mode      | Description                      |  |  |  |
|-------------------------|------|--------------|----------------------------------|--|--|--|
| Master enabled in ACCEN | w0   | PCLx (x=0-3) | write access for enabled masters |  |  |  |
| Otherwise (default)     | r0   | PCLx (x=0-3) |                                  |  |  |  |



| P21_0   | MCR                                        |        |          |         |         |     |      |                                                       |      |                                                 |           |        |         |         |                     |  |
|---------|--------------------------------------------|--------|----------|---------|---------|-----|------|-------------------------------------------------------|------|-------------------------------------------------|-----------|--------|---------|---------|---------------------|--|
| Port 21 | 1 Outp                                     | ut Mod | ificatio | n Clea  | r Regis | ter | (094 | I <sub>н</sub> )                                      |      | Application Reset Value: 0000 0000 <sub>H</sub> |           |        |         |         |                     |  |
| P22_0   | MCR                                        |        |          |         |         |     | (094 |                                                       |      |                                                 |           |        |         |         |                     |  |
|         | Port 22 Output Modification Clear Register |        |          |         |         |     |      |                                                       |      | Application Reset Value: 0000 0000 <sub>H</sub> |           |        |         |         |                     |  |
| P23_0   |                                            |        |          |         |         | _   |      |                                                       |      | _                                               |           | _      |         |         |                     |  |
| Port 23 | -                                          | ut Mod | ificatio | n Clea  | r Regis | ter | (094 | ι <sub>Η</sub> )                                      |      | Ар                                              | plication | on Res | et Valu | e: 0000 | 0000 <sub>H</sub>   |  |
| P32_0   |                                            | ut Mad | ificatio | n Clas  | r Dogic | tor | (004 | (094 <sub>H</sub> ) Application Reset Value: 0000 000 |      |                                                 |           |        | 0000    |         |                     |  |
| Port 32 | z Outpi                                    | ис моа | IIICatio | ni Clea | i Regis | ter | (094 | 'H <i>)</i>                                           |      | Aþ                                              | pucau     | on Res | et vatu | e: ooot | ) UUUU <sub>H</sub> |  |
| 31      | 30                                         | 29     | 28       | 27      | 26      | 25  | 24   | 23                                                    | 22   | 21                                              | 20        | 19     | 18      | 17      | 16                  |  |
| 0       | 0                                          | 0      | 0        | 0       | 0       | 0   | 0    | PCL7                                                  | PCL6 | PCL5                                            | PCL4      | PCL3   | PCL2    | PCL1    | PCL0                |  |
|         |                                            |        |          |         |         |     |      | 0                                                     | 0    | 0                                               | 0         | 0      | 0       | 0       | 0                   |  |
| r       | r                                          | r      | r        | r       | r       | r   | r    | w0                                                    | w0   | w0                                              | w0        | w0     | w0      | w0      | w0                  |  |
| 15      | 15 14 13 12 11 10 9                        |        |          |         |         |     |      |                                                       | 6    | 5                                               | 4         | 3      | 2       | 1       | 0                   |  |
|         | 1                                          | 1      | 1        | 1       | 1       | 1   | -    | 0                                                     | 1    | 1                                               | i         | i      | 1       | i       |                     |  |
|         | 1                                          | 1      | 1        | 1       | 1       | 1   | 1    | 1                                                     | 1    |                                                 |           |        |         |         |                     |  |
|         |                                            |        |          |         |         |     |      |                                                       |      |                                                 |           |        |         |         |                     |  |

| Field        | Bits                                          | Туре | Description                                                                                                                                                                |
|--------------|-----------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCLx (x=0-7) | x+16                                          | w0   | Clear Bit x Setting this bit will clear the corresponding bit in the port output register Pn_OUT. Read as 0.  0 <sub>B</sub> No operation 1 <sub>B</sub> Clears Pn_OUT.Px. |
| 0            | 15:0,<br>31, 30, 29,<br>28, 27, 26,<br>25, 24 | r    | Reserved Read as 0; should be written with 0                                                                                                                               |

#### Table 167 Access Mode Restrictions sorted by descending priority

Applies to P21\_OMCR Applies to P22\_OMCR Applies to P23\_OMCR Applies to P32\_OMCR

| Mode Name               | Acce | ss Mode      | Description                      |  |  |  |  |
|-------------------------|------|--------------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN |      |              | write access for enabled masters |  |  |  |  |
| Otherwise (default)     | r0   | PCLx (x=0-7) |                                  |  |  |  |  |

### Port 21 LVDS Pad Control Register x

The LVDS Pad Control Register controls the RX or TX functions of the LVDS pads. For usage of RX pad, bit field [7:0] are applicable. If used for TX pad, bit field [15:7] apply.

The sleep functionality of the LVDS pads is not controllable via this register. This is exclusively controlled by the HSCT module when this is connected.

The register x controls in general the pad pair  $2^x$  and  $2^x+1$  of the port n.

Exceptionally when available the pad pair P14.9 and P14.10 is controlled by P14\_LPCR5.



Attention: The bit field P21\_LPCR2.PS configures the pad supply for the LVDS bias distributor for all (not-RIF) LVDS pads and for the oscillator. Therefore even if no LVDS pad is used, this field has to be configured to the correct pad supply level.

# P21\_LPCRx (x=2)

| Port 21 LVDS Pad Control Register x |    |    |    |    |        |    | (0A0 <sub>H</sub> +x*4) |    |    |    |    | Reset Value: Table 169 |    |    |    |  |
|-------------------------------------|----|----|----|----|--------|----|-------------------------|----|----|----|----|------------------------|----|----|----|--|
| 31                                  | 30 | 29 | 28 | 27 | 26     | 25 | 24                      | 23 | 22 | 21 | 20 | 19                     | 18 | 17 | 16 |  |
|                                     |    |    |    |    |        |    |                         | 0  |    |    |    |                        |    | '  |    |  |
| <u> </u>                            |    | 1  |    |    |        | I. |                         | r  |    |    |    | I.                     |    |    |    |  |
| 15                                  | 14 | 13 | 12 | 11 | 10     | 9  | 8                       | 7  | 6  | 5  | 4  | 3                      | 2  | 1  | 0  |  |
| 0                                   | 0  | 0  | 0  | (  | )<br>) | 0  | 0                       | PS | 0  |    | 0  | 1                      | 0  | 0  | 0  |  |
| r                                   | r  | r  | r  | ļ  | r      | r  | r                       | rw | r  | Į. | r  |                        | r  | r  | r  |  |

| Field | Bits                                                                                    | Туре | Description                                                                                                                                                     |
|-------|-----------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PS    | 7                                                                                       | rw   | Pad Supply Selection Selects between 5V or 3.3V supply on $V_{\rm EXT}$ for the pad-pair. Used in RX and TX pads! $0_{\rm B}$ 3.3V supply $1_{\rm B}$ 5V supply |
| 0     | 0,<br>1,<br>2,<br>5:3,<br>6,<br>8,<br>9,<br>11:10,<br>12,<br>13,<br>14,<br>15,<br>31:16 | r    | Read as 0; should be written with 0                                                                                                                             |

### Table 168 Access Mode Restrictions of P21\_LPCRx (x=2) sorted by descending priority

| Mode Name                                               | Acce | ss Mode | Description                      |  |  |  |  |
|---------------------------------------------------------|------|---------|----------------------------------|--|--|--|--|
| Master enabled in ACCEN and Supervisor Mode and ENDINIT | rw   | PS      | write access for enabled masters |  |  |  |  |
| Otherwise (default)                                     | r    | PS      |                                  |  |  |  |  |



Table 169 Reset Values of P21\_LPCRx (x=2)

| Reset Type          | Reset Value            | Note                                    |
|---------------------|------------------------|-----------------------------------------|
| After SSW execution | 0000 0080 <sub>H</sub> | Initial value of RX depends on trimming |

### Port 00 Access Enable Register 1

Each port has its own dedicated ACCEN0 and ACCEN1 registers.

The Access Enable Register 1 controls write<sup>1)</sup> access for transactions with the on chip bus master TAG ID 100000B to 111111B (see On Chip Bus chapter for the products TAG ID <-> master peripheral mapping). The BPI\_FPI is prepared for a 6-bit TAG ID. ACCEN1 is not implemented with register bits as the related TAG IDs are not used in this product.

Mapping of TAG IDs to ACCEN1.ENx: EN0 -> TAG ID 100000B, EN1 -> TAG ID 100001B, ..., EN31 -> TAG ID 111111B.

| P00_A                                                                                              | CCEN1         |         |        |         |    |    |                     |                                                  |    |                                                 |                                                                                                 |        |         |                   |                   |  |  |
|----------------------------------------------------------------------------------------------------|---------------|---------|--------|---------|----|----|---------------------|--------------------------------------------------|----|-------------------------------------------------|-------------------------------------------------------------------------------------------------|--------|---------|-------------------|-------------------|--|--|
|                                                                                                    | 0 Acces       | ss Enab | le Reg | ister 1 |    |    | (0F8                | (0F8 <sub>H</sub> ) Application Reset Value: 000 |    |                                                 |                                                                                                 |        | e: 0000 | 0000 <sub>H</sub> |                   |  |  |
|                                                                                                    | 2 Acces       | ss Enab | le Reg | ister 1 |    |    | (0F8 <sub>H</sub> ) |                                                  |    |                                                 | Application Reset Value: 0000 0000 <sub>H</sub>                                                 |        |         |                   |                   |  |  |
| Port 1                                                                                             | 0 Acces       | ss Enab | le Reg | ister 1 |    |    | (0F8                | (0F8 <sub>H</sub> )                              |    |                                                 |                                                                                                 | on Res | et Valu | e: 0000           | 0000 <sub>H</sub> |  |  |
| P11_ACCEN1 Port 11 Access Enable Register 1 P12_ACCEN1 Port 12 Access Enable Register 1 P14_ACCEN1 |               |         |        |         |    |    |                     | <sub>H</sub> )                                   |    | Ap                                              | plicati                                                                                         | on Res | et Valu | e: 0000           | 0000 <sub>H</sub> |  |  |
|                                                                                                    |               |         |        |         |    |    |                     | (0F8 <sub>H</sub> )                              |    |                                                 |                                                                                                 | on Res | et Valu | e: 0000           | 0000 <sub>H</sub> |  |  |
| Port 14 Access Enable Register 1 P15 ACCEN1                                                        |               |         |        |         |    |    |                     | <sub>H</sub> )                                   |    | Ap                                              | plicati                                                                                         | on Res | et Valu | e: 0000           | 0000 <sub>H</sub> |  |  |
| Port 1                                                                                             | 5 Acces       | ss Enab | le Reg | ister 1 |    |    | (0F8 <sub>H</sub> ) |                                                  |    |                                                 | Application Reset Value: 0000 0000 <sub>H</sub> Application Reset Value: 0000 0000 <sub>H</sub> |        |         |                   |                   |  |  |
| Port 2                                                                                             |               | ss Enab | le Reg | ister 1 |    |    |                     |                                                  |    |                                                 |                                                                                                 |        |         |                   |                   |  |  |
| Port 2                                                                                             |               | ss Enab | le Reg | ister 1 |    |    | (0F8                | н)                                               |    | Application Reset Value: 0000 0000 <sub>H</sub> |                                                                                                 |        |         |                   |                   |  |  |
|                                                                                                    | CCEN1 2 Acces | ss Enab | le Reg | ister 1 |    |    | (0F8                | <sub>н</sub> )                                   |    | Ap                                              | Application Reset Value: 0000 0000 <sub>H</sub>                                                 |        |         |                   |                   |  |  |
| 31                                                                                                 | 30            | 29      | 28     | 27      | 26 | 25 | 24                  | 23                                               | 22 | 21                                              | 20                                                                                              | 19     | 18      | 17                | 16                |  |  |
|                                                                                                    |               |         |        |         |    |    |                     | 0                                                | ı  | 1                                               | 1                                                                                               |        | I       | ı                 |                   |  |  |
| <u> </u>                                                                                           |               |         |        |         |    |    |                     | r                                                |    |                                                 |                                                                                                 |        |         |                   | <u> </u>          |  |  |
| 15 14 13 12 11 10 9                                                                                |               |         |        |         |    |    | 8                   | 7                                                | 6  | 5                                               | 4                                                                                               | 3      | 2       | 1                 | 0                 |  |  |
|                                                                                                    |               |         |        |         |    |    |                     |                                                  |    |                                                 |                                                                                                 |        |         |                   |                   |  |  |
| 1                                                                                                  | +             | -       | 1      | -       | -  | 1  | +                   | r                                                | -  | 1                                               | +                                                                                               | 1      | +       | -                 |                   |  |  |

| Field | Bits | Туре | Description                         |
|-------|------|------|-------------------------------------|
| 0     | 31:0 | r    | Reserved                            |
|       |      |      | Read as 0; should be written with 0 |



### Table 170 Access Mode Restrictions sorted by descending priority

Applies to P00\_ACCEN1

Applies to P02\_ACCEN1

Applies to P10\_ACCEN1

Applies to P11\_ACCEN1

Applies to P12\_ACCEN1

Applies to P14\_ACCEN1

Applies to P15\_ACCEN1

Applies to P20\_ACCEN1

Applies to P21\_ACCEN1

Applies to P22\_ACCEN1

| Mode Name                          | Acce | ss Mode                         | Description                                        |
|------------------------------------|------|---------------------------------|----------------------------------------------------|
| Supervisor Mode and Safety ENDINIT | -    | See bit field definitions above | write access only for masters with supervisor mode |
| Otherwise (default)                | -    | See bit field definitions above |                                                    |

| P23_A             |         |                                                                                            |        |         |          |    |      |                |    |    |         |          |            |                |                   |
|-------------------|---------|--------------------------------------------------------------------------------------------|--------|---------|----------|----|------|----------------|----|----|---------|----------|------------|----------------|-------------------|
| Port 23           |         |                                                                                            | le Reg | ister 1 |          |    | (0F8 | <sub>H</sub> ) |    | Ар | plicati | on Res   | et Valu    | e: 0000        | 0000H             |
| P32_A0<br>Port 32 |         |                                                                                            | lo Dog | ictor 1 |          |    | (0F8 | <b>,</b>       |    | ۸n | nlicati | on Bos   | ot Valu    | a. 000         | 0000 <sub>H</sub> |
| P33_A             |         | S Ellau                                                                                    | ie keg | istei I |          |    | (ОГО | Ή/             |    | Aþ | pucau   | on kes   | et vatu    | <b>e.</b> 0000 | OUUUH             |
| Port 33           | 3 Acces | cess Enable Register 1 (0F8 <sub>H</sub> ) Application Reset Value: 0000 0000 <sub>H</sub> |        |         |          |    |      |                |    |    |         |          |            |                |                   |
| P34_A             |         |                                                                                            | I. D   | •       |          |    | /o=o |                |    | A  |         | <b>D</b> | - 4 37 - 1 | 000            |                   |
| Port 34           | 4 Acces | ss Enab                                                                                    | ie keg | ister 1 |          |    | (0F8 | (H)            |    | Ар | pucati  | on Res   | et valu    | e: 0000        | 0000 <sub>H</sub> |
| 31                | 30      | 29                                                                                         | 28     | 27      | 26       | 25 | 24   | 23             | 22 | 21 | 20      | 19       | 18         | 17             | 16                |
|                   |         |                                                                                            |        |         |          |    |      | 0              |    |    |         |          |            |                | <u>.</u>          |
| 1                 |         |                                                                                            |        |         |          |    |      | r              |    |    |         |          |            |                |                   |
| 15                | 14      | 13                                                                                         | 12     | 11      | 10       | 9  | 8    | 7              | 6  | 5  | 4       | 3        | 2          | 1              | 0                 |
|                   | ,       | ,                                                                                          | ,      | ,       | ·        | ,  |      | 0              | ı  |    |         | ,        | ,          | ,              | ,                 |
| <u> </u>          | 1       | 1                                                                                          | 1      | 1       | <b>!</b> | 1  | 1    | r              | 1  | 1  | 1       | <b>I</b> | 1          | 1              |                   |

| Field | Bits | Туре | Description                         |
|-------|------|------|-------------------------------------|
| 0     | 31:0 | r    | Reserved                            |
|       |      |      | Read as 0; should be written with 0 |



#### Table 171 Access Mode Restrictions sorted by descending priority

Applies to P23\_ACCEN1
Applies to P32\_ACCEN1
Applies to P33\_ACCEN1

Applies to P34\_ACCEN1

| Mode Name                          | Acces | ss Mode                         | Description                                        |
|------------------------------------|-------|---------------------------------|----------------------------------------------------|
| Supervisor Mode and Safety ENDINIT | -     | See bit field definitions above | write access only for masters with supervisor mode |
| Otherwise (default)                | -     | See bit field definitions above |                                                    |

### Port 00 Access Enable Register 0

Each port has its own dedicated ACCEN0 and ACCEN1 registers.

The Access Enable Register 0 controls write<sup>1)</sup> access for transactions with the on chip bus master TAG ID 000000B to 011111B (see On Chip Bus chapter for the products TAG ID <-> master peripheral mapping). The BPI\_FPI is prepared for a 6-bit TAG ID. The registers ACCEN0 and ACCEN1 are providing one enable bit for each possible 6-bit TAG ID encoding.

Mapping of TAG IDs to ACCENO.ENx: ENO -> TAG ID 000000B, EN1 -> TAG ID 000001B, ..., EN31 -> TAG ID 011111B.

<sup>1)</sup> The BPI\_FPI Access Enable functionality controls only write transactions to the kernel registers. Read transactions are not influenced. SW has to take care for destructive/modifying read functionality in kernel registers.



| P00_A            |                                                                                    |         |          |         |      |      |      |                   |       |      |           | _        |         |         |                   |
|------------------|------------------------------------------------------------------------------------|---------|----------|---------|------|------|------|-------------------|-------|------|-----------|----------|---------|---------|-------------------|
| Port 00          | 0 Acces<br>CCEN0                                                                   | s Enab  | le Regi  | ister 0 |      |      | (0FC | н)                |       | Ар   | plication | on Res   | et Valu | e: FFFF | FFFF <sub>H</sub> |
| Port 02          | 2 Acces                                                                            | s Enab  | le Regi  | ister 0 |      |      | (OFC | н)                |       | Ар   | plication | on Res   | et Valu | e: FFFF | FFFF <sub>H</sub> |
| P10_A<br>Port 10 | CCENO<br>O Acces                                                                   | s Enab  | le Regi  | ister 0 |      |      | (0FC | <sub>H</sub> )    |       | Ар   | plication | on Res   | et Valu | e: FFFF | FFFF <sub>H</sub> |
| P11_A            |                                                                                    |         |          |         |      |      |      |                   |       |      |           |          |         |         |                   |
|                  | Port 11 Access Enable Register 0 (0FC <sub>H</sub> ) Application Reset Value: FFFF |         |          |         |      |      |      | FFFF <sub>H</sub> |       |      |           |          |         |         |                   |
|                  | _ACCEN0<br>t 12 Access Enable Register 0                                           |         |          |         |      |      |      |                   | FEEE. |      |           |          |         |         |                   |
| P14_A            |                                                                                    | 5 Lilub | te itegi | Ster 0  |      |      | (0.0 | н/                |       | ΛÞ   | pticati   | on ites  | ct vata |         | н                 |
| Port 14          | Port 14 Access Enable Register 0                                                   |         |          |         |      |      | (0FC | н)                |       | Ар   | plication | on Res   | et Valu | e: FFFF | FFFF <sub>H</sub> |
| P15_A            |                                                                                    |         |          |         |      |      |      |                   |       |      |           |          |         |         |                   |
|                  | 5 Acces                                                                            | s Enab  | le Regi  | ister 0 |      |      | (OFC | н)                |       | Ар   | plication | on Res   | et Valu | e: FFFF | FFFF <sub>H</sub> |
| P20_A            | CCENU<br>0 Acces                                                                   | c Enah  | lo Bogi  | istor O |      |      | (0FC | `                 |       | ۸n   | nlicati   | on Doc   | ot Valu | ۰. EEEE | FFFF <sub>H</sub> |
| P21_A            |                                                                                    | S Ellav | ile Kegi | istei u |      |      | (OFC | н/                |       | Αþ   | pucau     | oli Kesi | et vatu | e. rrrr | FFFFH             |
| _                | 1 Acces                                                                            | s Enab  | le Regi  | ister 0 |      |      | (0FC | н)                |       | Ар   | plication | on Res   | et Valu | e: FFFF | FFFF <sub>H</sub> |
| P22_A            |                                                                                    |         |          |         |      |      |      |                   |       |      |           |          |         |         |                   |
| Port 22          | 2 Acces                                                                            | s Enab  | le Regi  | ister 0 |      |      | (OFC | н)                |       | Ар   | plication | on Res   | et Valu | e: FFFF | FFFF              |
| 31               | 30                                                                                 | 29      | 28       | 27      | 26   | 25   | 24   | 23                | 22    | 21   | 20        | 19       | 18      | 17      | 16                |
| EN31             | EN30                                                                               | EN29    | EN28     | EN27    | EN26 | EN25 | EN24 | EN23              | EN22  | EN21 | EN20      | EN19     | EN18    | EN17    | EN16              |
| rw               | rw                                                                                 | rw      | rw       | rw      | rw   | rw   | rw   | rw                | rw    | rw   | rw        | rw       | rw      | rw      | rw                |
| 15               | 14                                                                                 | 13      | 12       | 11      | 10   | 9    | 8    | 7                 | 6     | 5    | 4         | 3        | 2       | 1       | 0                 |
| EN15             | EN14                                                                               | EN13    | EN12     | EN11    | EN10 | EN9  | EN8  | EN7               | EN6   | EN5  | EN4       | EN3      | EN2     | EN1     | ENO               |
|                  |                                                                                    |         |          |         |      |      |      |                   |       |      |           |          |         |         |                   |

| Field        | Bits | Type | Description                                                                                                              |
|--------------|------|------|--------------------------------------------------------------------------------------------------------------------------|
| ENx (x=0-31) | Х    | rw   | Access Enable for Master TAG ID x                                                                                        |
|              |      |      | This bit enables write access to the module kernel addresses for transactions with the Master TAG ID n                   |
|              |      |      | <ul> <li>0<sub>B</sub> Write access will not be executed</li> <li>1<sub>B</sub> Write access will be executed</li> </ul> |



## Table 172 Access Mode Restrictions sorted by descending priority

Applies to P00\_ACCEN0

Applies to P02\_ACCEN0

Applies to P10\_ACCEN0

Applies to P11\_ACCEN0

Applies to P12\_ACCEN0

Applies to P14\_ACCEN0

Applies to P15\_ACCEN0

Applies to P20\_ACCEN0

Applies to P21\_ACCEN0

Applies to P22\_ACCEN0

| Mode Name                          | Acce | ss Mode      | Description                                        |
|------------------------------------|------|--------------|----------------------------------------------------|
| Supervisor Mode and Safety ENDINIT | rw   | ENx (x=0-31) | write access only for masters with supervisor mode |
| Otherwise (default)                | r    | ENx (x=0-31) |                                                    |

|   | Port 23<br>P32_A(<br>Port 32<br>P33_A(<br>Port 33 | CCENO 3 Acces CCENO 2 Acces CCENO 3 Acces | s Enab | le Regi | ister 0 |      |      | (OFC | н)   |      | Ар   | plicatio  | on Res | et Valu | alue: FFFF FFFF <sub>H</sub> alue: FFFF FFFF <sub>H</sub> alue: FFFF FFFF <sub>H</sub> |                   |  |  |  |
|---|---------------------------------------------------|-------------------------------------------|--------|---------|---------|------|------|------|------|------|------|-----------|--------|---------|----------------------------------------------------------------------------------------|-------------------|--|--|--|
|   | Port 34                                           | 4 Acces                                   | s Enab | le Regi | ister 0 |      |      | (OFC | н)   |      | Ар   | plication | on Res | et Valu | e: FFFF                                                                                | FFFF <sub>H</sub> |  |  |  |
|   | 31                                                | 30                                        | 29     | 28      | 27      | 26   | 25   | 24   | 23   | 22   | 21   | 20        | 19     | 18      | 17                                                                                     | 16                |  |  |  |
|   | EN31                                              | EN30                                      | EN29   | EN28    | EN27    | EN26 | EN25 | EN24 | EN23 | EN22 | EN21 | EN20      | EN19   | EN18    | EN17                                                                                   | EN16              |  |  |  |
| ٠ | rw                                                | rw                                        | rw     | rw      | rw      | rw   | rw   | rw   | rw   | rw   | rw   | rw        | rw     | rw      | rw                                                                                     | rw                |  |  |  |
|   | 15                                                | 14                                        | 13     | 12      | 11      | 10   | 9    | 8    | 7    | 6    | 5    | 4         | 3      | 2       | 1                                                                                      | 0                 |  |  |  |
|   | EN15                                              | EN14                                      | EN13   | EN12    | EN11    | EN10 | EN9  | EN8  | EN7  | EN6  | EN5  | EN4       | EN3    | EN2     | EN1                                                                                    | ENO               |  |  |  |
|   | rw                                                | rw                                        | rw     | rw      | rw      | rw   | rw   | rw   | rw   | rw   | rw   | rw        | rw     | rw      | rw                                                                                     | rw                |  |  |  |

| Field        | Bits | Туре | Description                                                                                                              |
|--------------|------|------|--------------------------------------------------------------------------------------------------------------------------|
| ENx (x=0-31) | х    | rw   | Access Enable for Master TAG ID x                                                                                        |
|              |      |      | This bit enables write access to the module kernel addresses for transactions with the Master TAG ID n                   |
|              |      |      | <ul> <li>0<sub>B</sub> Write access will not be executed</li> <li>1<sub>B</sub> Write access will be executed</li> </ul> |



# Table 173 Access Mode Restrictions sorted by descending priority

Applies to P23\_ACCEN0 Applies to P32\_ACCEN0 Applies to P33\_ACCEN0

Applies to P34\_ACCEN0

| Mode Name                          | Acce | ss Mode      | Description                                        |
|------------------------------------|------|--------------|----------------------------------------------------|
| Supervisor Mode and Safety ENDINIT | rw   | ENx (x=0-31) | write access only for masters with supervisor mode |
| Otherwise (default)                | r    | ENx (x=0-31) |                                                    |

## 14.4 Connectivity

The connectivity of the Ports is documented in the Pinning documentation of each device.

# **AURIX™ TC35x**



# General Purpose I/O Ports and Peripheral I/O Lines (Ports)

# 14.5 Revision History

# Table 174 Revision History V1.8.20 to the latest revision

| Reference | Changes to Previous Version                                                                                          | Comment |
|-----------|----------------------------------------------------------------------------------------------------------------------|---------|
| V1.8.20   |                                                                                                                      | ı       |
| Page 98   | Revision History entries up to V1.8.19 removed.                                                                      |         |
| Page 32   | Removed confusing phrase ", only input selection apply." from register IOCRx from bitfield description of PC.        |         |
| _         | Only cosmetic change: register documentation generator merges more reserved bit fields (e.g. "0" or "1" bit fields). |         |
| V1.8.21   |                                                                                                                      | ı       |
| -         | No content of this Appx changed. TC3Ax Appx added to delivery package and change in Feature List of family chapter.  |         |



# 15 Safety Management Unit (SMU)

This chapter describes the Safety Management Unit (short SMU) module of the TC35x.

# **15.1** TC35x Specific IP Configuration

See features in family spec.



# 15.2 TC35x Specific Register Set

**SMU\_core Specific Register Set** 

### **Register Address Space Table**

Table 175 Register Address Space - SMU

| Module | Base Address          | <b>End Address</b>    | Note                |
|--------|-----------------------|-----------------------|---------------------|
| SMU    | F0036800 <sub>H</sub> | F0036FFF <sub>H</sub> | FPI slave interface |

### **Register Overview Table**

Table 176 Register Overview - SMU (ascending Offset Address)

| <b>Short Name</b> | Long Name                         | Offset           | Access | Mode          | Reset                 | Page                  |  |
|-------------------|-----------------------------------|------------------|--------|---------------|-----------------------|-----------------------|--|
|                   |                                   | Address          | Read   | Write         |                       | Number                |  |
| SMU_CLC           | Clock Control Register            | 000 <sub>H</sub> | U,SV   | SV,P          | Application<br>Reset  | See<br>Family<br>Spec |  |
| SMU_ID            | Module Identification<br>Register | 008 <sub>H</sub> | U,SV   | BE            | Application<br>Reset  | See<br>Family<br>Spec |  |
| SMU_CMD           | Command Register                  | 020 <sub>H</sub> | U,SV   | SV,P,32       | Application<br>Reset  | See<br>Family<br>Spec |  |
| SMU_STS           | Status Register                   | 024 <sub>H</sub> | U,SV   | SV,P,32       | Application<br>Reset  | See<br>Family<br>Spec |  |
| SMU_FSP           | Fault Signaling Protocol          | 028 <sub>H</sub> | U,SV   | SV,P,SE,32    | PowerOn Reset         | See<br>Family<br>Spec |  |
| SMU_AGC           | Alarm Global Configuration        | 02C <sub>H</sub> | U,SV   | SV,P,SE,32    | Application<br>Reset  | See<br>Family<br>Spec |  |
| SMU_RTC           | Recovery Timer<br>Configuration   | 030 <sub>H</sub> | U,SV   | SV,P,SE,32    | Application<br>Reset  | See<br>Family<br>Spec |  |
| SMU_KEYS          | Key Register                      | 034 <sub>H</sub> | U,SV   | SV,P,SE,32    | Application<br>Reset  | See<br>Family<br>Spec |  |
| SMU_DBG           | 038 <sub>H</sub>                  | U,SV             | BE     | PowerOn Reset | See<br>Family<br>Spec |                       |  |



Table 176 Register Overview - SMU (ascending Offset Address) (cont'd)

| Short Name                                                                                                                                              | Long Name                                 | Offset                         | Access | Mode       | Reset                | Page                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------|--------|------------|----------------------|-----------------------|
|                                                                                                                                                         |                                           | Address                        | Read   | Write      |                      | Numbe                 |
| SMU_PCTL                                                                                                                                                | Port Control                              | 03C <sub>H</sub>               | U,SV   | SV,P,SE,32 | PowerOn Reset        | See<br>Family<br>Spec |
| SMU_AFCNT                                                                                                                                               | Alarm and Fault Counter                   | 040 <sub>H</sub>               | U,SV   | BE         | PowerOn Reset        | See<br>Family<br>Spec |
| SMU_RTAC00                                                                                                                                              | Recovery Timer 0 Alarm<br>Configuration 0 | 060 <sub>H</sub>               | U,SV   | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |
| SMU_RTAC01                                                                                                                                              | Recovery Timer 0 Alarm<br>Configuration 1 | 064 <sub>H</sub>               | U,SV   | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |
| SMU_RTAC10                                                                                                                                              | Recovery Timer 1 Alarm<br>Configuration 0 | 068 <sub>H</sub>               | U,SV   | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |
| SMU_RTAC11                                                                                                                                              | Recovery Timer 1 Alarm<br>Configuration 1 | 06C <sub>H</sub>               | U,SV   | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |
| SMU_AEX                                                                                                                                                 | Alarm Executed Status<br>Register         | 070 <sub>H</sub>               | U,SV   | BE         | Application<br>Reset | See<br>Family<br>Spec |
| SMU_AEXCLR                                                                                                                                              | Alarm Executed Status Clear<br>Register   | 074 <sub>H</sub>               | U,SV   | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |
| SMU_AGiCFj<br>(i=0-1;j=0-2)<br>(i=2;j=0-2)<br>(i=3-5;j=0-2)<br>(i=6;j=0-2)<br>(i=7;j=0-2)<br>(i=8;j=0-2)<br>(i=9;j=0-2)<br>(i=10;j=0-2)<br>(i=11;j=0-2) | Alarm Configuration<br>Register           | 100 <sub>H</sub> +i*1<br>2+j*4 | U,SV   | SV,P,SE,32 | Application<br>Reset | 5                     |
| SMU_AGiFSP<br>(i=0-11)                                                                                                                                  | SMU_core FSP<br>Configuration Register    | 190 <sub>H</sub> +i*4          | U,SV   | SV,P,SE,32 | Application<br>Reset | 10                    |
| SMU_AGi<br>(i=0-11)                                                                                                                                     | Alarm Status Register                     | 1C0 <sub>H</sub> +i*4          | U,SV   | SV,P,SE,32 | Application<br>Reset | 15                    |
| SMU_ADi<br>(i=0-11)                                                                                                                                     | Alarm Debug Register                      | 200 <sub>H</sub> +i*4          | U,SV   | BE         | PowerOn Reset        | 19                    |
| SMU_RMCTL                                                                                                                                               | Register Monitor Control                  | 300 <sub>H</sub>               | U,SV   | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |



Table 176 Register Overview - SMU (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                            | Offset           | Access     | Mode       | Reset                | Page                  |  |
|-------------------|--------------------------------------|------------------|------------|------------|----------------------|-----------------------|--|
|                   |                                      | Address          | Read Write |            |                      | Number                |  |
| SMU_RMEF          | Register Monitor Error Flags         | 304 <sub>H</sub> | U,SV       | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |  |
| SMU_RMSTS         | Register Monitor Self Test<br>Status | 308 <sub>H</sub> | U,SV       | SV,P,SE,32 | Application<br>Reset | See<br>Family<br>Spec |  |
| SMU_OCS           | OCDS Control and Status              | 7E8 <sub>H</sub> | U,SV       | SV,P,OEN   | Debug Reset          | See<br>Family<br>Spec |  |
| SMU_ACCEN1        | SMU_core Access Enable<br>Register 1 | 7F8 <sub>H</sub> | U,SV       | BE         | Application<br>Reset | See<br>Family<br>Spec |  |
| SMU_ACCEN0        | SMU_core Access Enable<br>Register 0 | 7FC <sub>H</sub> | U,SV       | SV,SE      | Application<br>Reset | See<br>Family<br>Spec |  |

# **SMU\_stdby Specific Register Set**

For SMU\_stdby specific register set refer to the Power Management System chapter.

# 15.3 TC35x Specific Registers



# 15.3.1 TC35x Specific Registers

# 15.3.1.1 FPI slave interface

# **Alarm Configuration Register**

# **SMU\_AGiCFj** (i=0-1;j=0-2)

| Alarm | Config | uratio | n Regis | ter  |      | (100 <sub>H</sub> +i*12+j*4) |      |      |      | Application Reset Value: 0000 0000 <sub>H</sub> |     |    |     |     |     |
|-------|--------|--------|---------|------|------|------------------------------|------|------|------|-------------------------------------------------|-----|----|-----|-----|-----|
| 31    | 30     | 29     | 28      | 27   | 26   | 25                           | 24   | 23   | 22   | 21                                              | 20  | 19 | 18  | 17  | 16  |
| 0     | 0      | 0      | 0       | 0    | 0    | 0                            | CF24 | CF23 | CF22 | 0                                               | 0   | 0  | 0   | 0   | 0   |
| r     | r      | r      | r       | r    | r    | r                            | rw   | rw   | rw   | r                                               | r   | r  | r   | r   | r   |
| 15    | 14     | 13     | 12      | 11   | 10   | 9                            | 8    | 7    | 6    | 5                                               | 4   | 3  | 2   | 1   | 0   |
| 0     | CF14   | CF13   | CF12    | CF11 | CF10 | CF9                          | CF8  | CF7  | CF6  | CF5                                             | CF4 | 0  | CF2 | CF1 | CF0 |
| r     | rw     | rw     | rw      | rw   | rw   | rw                           | rw   | rw   | rw   | rw                                              | rw  | r  | rw  | rw  | rw  |

| Field                      | Bits                                                                  | Туре | Description                                                                                                                                                                                                                                                                                                                            |
|----------------------------|-----------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFz (z=0-2,4-<br>14,22-24) | Z                                                                     | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group i.  The configuration flags 0, 1 and 2 must be used together to define the behavior of the SMU_core when a fault state is reported by the alarm n belonging to this group.  OB Configuration flag x (x=0-2) is set to 0  DB Configuration flag x (x=0-2) is set to 1 |
| 0                          | 31, 30, 29,<br>28, 27, 26,<br>25, 21, 20,<br>19, 18, 17,<br>16, 15, 3 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                          |

# SMU\_AGiCFj (i=2;j=0-2)

| A | larm | Config | uratio | n Regis | ter  |      | (100 <sub>H</sub> +i*12+j*4) |      |      |      | Ар  | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |     |    |  |
|---|------|--------|--------|---------|------|------|------------------------------|------|------|------|-----|-------------------------------------------------|----|----|-----|----|--|
|   | 31   | 30     | 29     | 28      | 27   | 26   | 25                           | 24   | 23   | 22   | 21  | 20                                              | 19 | 18 | 17  | 16 |  |
|   | 0    | 0      | 0      | 0       | 0    | 0    | 0                            | CF24 | CF23 | CF22 | 0   | 0                                               | 0  | 0  | 0   | 0  |  |
| 1 | r    | r      | r      | r       | r    | r    | r                            | rw   | rw   | rw   | r   | r                                               | r  | r  | r   | r  |  |
|   | 15   | 14     | 13     | 12      | 11   | 10   | 9                            | 8    | 7    | 6    | 5   | 4                                               | 3  | 2  | 1   | 0  |  |
|   | 0    | CF14   | CF13   | CF12    | CF11 | CF10 | CF9                          | CF8  | CF7  | CF6  | CF5 | CF4                                             | 0  | 0  | CF1 | 0  |  |
| - | r    | rw     | rw     | rw      | rw   | rw   | rw                           | rw   | rw   | rw   | rw  | rw                                              | r  | r  | rw  | r  |  |



| Field                    | Bits                                                                           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|--------------------------|--------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CFz (z=1,4-<br>14,22-24) | Z                                                                              | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group in The configuration flags 0, 1 and 2 must be used together to define the behavior of the SMU_core when a fault state is reported by the alarm belonging to this group.  OB Configuration flag x (x=0-2) is set to 0  CONFIGURATION FLAG TO THE SET OF THE STATE OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE SET OF THE |  |  |  |  |  |  |
| 0                        | 31, 30, 29,<br>28, 27, 26,<br>25, 21, 20,<br>19, 18, 17,<br>16, 15, 3, 2,<br>0 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |

### **SMU\_AGiCFj** (i=3-5;j=0-2)

| Alarm | -  |    | -  | ter |    | (10 | 00 <sub>H</sub> +i*1 | L2+j*4) |    | Ар | plication | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|----|----|----|-----|----|-----|----------------------|---------|----|----|-----------|--------|---------|---------|-------------------|
| 31    | 30 | 29 | 28 | 27  | 26 | 25  | 24                   | 23      | 22 | 21 | 20        | 19     | 18      | 17      | 16                |
| 0     | 0  | 0  | 0  | 0   | 0  | 0   | 0                    | 0       | 0  | 0  | 0         | 0      | 0       | 0       | 0                 |
| r     | r  | r  | r  | r   | r  | r   | r                    | r       | r  | r  | r         | r      | r       | r       | r                 |
| 15    | 14 | 13 | 12 | 11  | 10 | 9   | 8                    | 7       | 6  | 5  | 4         | 3      | 2       | 1       | 0                 |
| 0     | 0  | 0  | 0  | 0   | 0  | 0   | 0                    | 0       | 0  | 0  | 0         | 0      | 0       | 0       | 0                 |
| r     | r  | r  | r  | r   | r  | r   | r                    | r       | r  | r  | r         | r      | r       | r       | r                 |

| Field | Bits            | Type | Description                          |
|-------|-----------------|------|--------------------------------------|
| 0     | 31, 30, 29,     | r    | Reserved                             |
|       | 28, 27, 26,     |      | Read as 0; should be written with 0. |
|       | 25, 24, 23,     |      |                                      |
|       | 22, 21, 20,     |      |                                      |
|       | 19, 18, 17,     |      |                                      |
|       | 16, 15, 14,     |      |                                      |
|       | 13, 12, 11,     |      |                                      |
|       | 10, 9, 8, 7, 6, |      |                                      |
|       | 5, 4, 3, 2, 1,  |      |                                      |
|       | 0               |      |                                      |



# SMU\_AGiCFj (i=6;j=0-2)

| Alarm | Config | uration | n Regis | ter |    | (100 <sub>H</sub> +i*12+j*4) |      |      |     | Application Reset Value: 0000 0000 <sub>H</sub> |      |      |      |      |      |
|-------|--------|---------|---------|-----|----|------------------------------|------|------|-----|-------------------------------------------------|------|------|------|------|------|
| 31    | 30     | 29      | 28      | 27  | 26 | 25                           | 24   | 23   | 22  | 21                                              | 20   | 19   | 18   | 17   | 16   |
| 0     | 0      | 0       | 0       | 0   | 0  | CF25                         | CF24 | CF23 | 0   | CF21                                            | CF20 | CF19 | CF18 | CF17 | CF16 |
| r     | r      | r       | r       | r   | r  | rw                           | rw   | rw   | r   | rw                                              | rw   | rw   | rw   | rw   | rw   |
| 15    | 14     | 13      | 12      | 11  | 10 | 9                            | 8    | 7    | 6   | 5                                               | 4    | 3    | 2    | 1    | 0    |
| CF15  | CF14   | CF13    | 0       | 0   | 0  | 0                            | CF8  | CF7  | CF6 | CF5                                             | CF4  | CF3  | CF2  | CF1  | CF0  |
| rw    | rw     | rw      | r       | r   | r  | r                            | rw   | rw   | rw  | rw                                              | rw   | rw   | rw   | rw   | rw   |

| Field                       | Bits                                               | Type | Description                                                                                                                                                                                                                                                                                                                            |
|-----------------------------|----------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFz (z=0-8,13-<br>21,23-25) | Z                                                  | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group i.  The configuration flags 0, 1 and 2 must be used together to define the behavior of the SMU_core when a fault state is reported by the alarm n belonging to this group.  OB Configuration flag x (x=0-2) is set to 0  DB Configuration flag x (x=0-2) is set to 1 |
| 0                           | 31, 30, 29,<br>28, 27, 26,<br>22, 12, 11,<br>10, 9 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                          |

# SMU\_AGiCFj (i=7;j=0-2)

| Alarm | Config | uration | n Regis | ter  |      | (100 <sub>H</sub> +i*12+j*4) |      |      |      | Application Reset Value: 0000 0000 <sub>H</sub> |      |     |     |      |      |
|-------|--------|---------|---------|------|------|------------------------------|------|------|------|-------------------------------------------------|------|-----|-----|------|------|
| 31    | 30     | 29      | 28      | 27   | 26   | 25                           | 24   | 23   | 22   | 21                                              | 20   | 19  | 18  | 17   | 16   |
| CF31  | CF30   | CF29    | CF28    | CF27 | CF26 | CF25                         | CF24 | CF23 | CF22 | CF21                                            | CF20 | 0   | 0   | CF17 | CF16 |
| rw    | rw     | rw      | rw      | rw   | rw   | rw                           | rw   | rw   | rw   | rw                                              | rw   | r   | r   | rw   | rw   |
| 15    | 14     | 13      | 12      | 11   | 10   | 9                            | 8    | 7    | 6    | 5                                               | 4    | 3   | 2   | 1    | 0    |
| CF15  | CF14   | CF13    | CF12    | 0    | 0    | 0                            | CF8  | CF7  | CF6  | CF5                                             | CF4  | CF3 | CF2 | CF1  | CF0  |
| rw    | rw     | rw      | rw      | r    | r    | r                            | rw   | rw   | rw   | rw                                              | rw   | rw  | rw  | rw   | rw   |

| Field                       | Bits                 | Type | Description                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFz (z=0-8,12-<br>17,20-31) | Z                    | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group i.  The configuration flags 0, 1 and 2 must be used together to define the behavior of the SMU_core when a fault state is reported by the alarm n belonging to this group.  O <sub>B</sub> Configuration flag x (x=0-2) is set to 0  1 <sub>B</sub> Configuration flag x (x=0-2) is set to 1 |
| 0                           | 19, 18, 11,<br>10, 9 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                  |



**SMU\_AGICFj** (i=8;j=0,2) **Alarm Configuration Register** Application Reset Value: 0001 FC00<sub>H</sub>  $(100_{H}+i*12+j*4)$ SMU\_AGiCFj (i=8;j=1) **Alarm Configuration Register**  $(100_{H}+i*12+j*4)$ Application Reset Value: 0000 0000<sub>H</sub> 31 30 29 28 25 22 21 20 27 26 24 23 19 18 17 16 **CF31** CF30 CF29 CF28 CF27 CF26 CF25 CF23 CF22 **CF21** CF20 **CF19 CF18 CF17 CF16** 0 rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 CF12 **CF11** CF<sub>10</sub> CF9 CF8 CF7 CF6 CF5 CF4 CF3 CF2 CF1 0 0 CF0 rw rw rw rw rw rw rw rw rw rw rw r rw rw

| Field                            | Bits              | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFz (z=0-<br>12,16-23,25-<br>31) | Z                 | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group i.  The configuration flags 0, 1 and 2 must be used together to define the behavior of the SMU_core when a fault state is reported by the alarm n belonging to this group.  OB Configuration flag x (x=0-2) is set to 0  CONFIGURATION FLAGS  LEVEL TO STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STATE OF THE STAT |
| 0                                | 24, 15, 14,<br>13 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### SMU\_AGiCFj (i=9;j=0-2)

**Alarm Configuration Register** (100<sub>H</sub>+i\*12+j\*4) Application Reset Value: 0000 0000<sub>H</sub> 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 **CF31** CF30 **CF29** CF28 0 0 0 0 CF23 CF22 CF21 CF<sub>2</sub>0 0 0 **CF17 CF16** rw rw rw rw r r rw rw rw rw rw rw 15 14 13 12 10 9 8 7 6 5 4 3 2 0 11 1 CF15 0 0 0 0 0 0 0 0 0 CF5 0 CF3 0 CF1 CF0 rw rw rw rw rw

| Field        | Bits | Туре | Description                                                            |  |  |  |  |  |  |  |
|--------------|------|------|------------------------------------------------------------------------|--|--|--|--|--|--|--|
| CFz (z=0-    | Z    | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group is   |  |  |  |  |  |  |  |
| 1,3,5,15-    |      |      | The configuration flags 0, 1 and 2 must be used together to define the |  |  |  |  |  |  |  |
| 17,20-23,28- |      |      | behavior of the SMU_core when a fault state is reported by the alarm n |  |  |  |  |  |  |  |
| 31)          |      |      | belonging to this group.                                               |  |  |  |  |  |  |  |
|              |      |      | 0 <sub>B</sub> Configuration flag x (x=0-2) is set to 0                |  |  |  |  |  |  |  |
|              |      |      | 1 <sub>B</sub> Configuration flag x (x=0-2) is set to 1                |  |  |  |  |  |  |  |



| Field | Bits          | Туре | Description                          |
|-------|---------------|------|--------------------------------------|
| 0     | 27, 26, 25,   | r    | Reserved                             |
|       | 24, 19, 18,   |      | Read as 0; should be written with 0. |
|       | 14, 13, 12,   |      |                                      |
|       | 11, 10, 9, 8, |      |                                      |
|       | 7, 6, 4, 2    |      |                                      |

| SMU_A<br>Alarm<br>SMU_A<br>Alarm | Config<br>AGiCFj ( | uration<br>(i=10;j= | n Regis<br>:1-2) |      |      |     |     | L2+j*4)<br>L2+j*4) |      | Application Reset Value: 0000 0000 <sub>H</sub> Application Reset Value: 0003 0000 <sub>H</sub> |      |     |      |      |      |  |
|----------------------------------|--------------------|---------------------|------------------|------|------|-----|-----|--------------------|------|-------------------------------------------------------------------------------------------------|------|-----|------|------|------|--|
| 31                               | 30                 | 29                  | 28               | 27   | 26   | 25  | 24  | 23                 | 22   | 21                                                                                              | 20   | 19  | 18   | 17   | 16   |  |
| 0                                | 0                  | 0                   | 0                | 0    | 0    | 0   | 0   | 0                  | CF22 | CF21                                                                                            | CF20 | 0   | CF18 | CF17 | CF16 |  |
| r                                | r                  | r                   | r                | r    | r    | r   | r   | r                  | rw   | rw                                                                                              | rw   | r   | rw   | rw   | rw   |  |
| 15                               | 14                 | 13                  | 12               | 11   | 10   | 9   | 8   | 7                  | 6    | 5                                                                                               | 4    | 3   | 2    | 1    | 0    |  |
| CF15                             | CF14               | CF13                | CF12             | CF11 | CF10 | CF9 | CF8 | CF7                | CF6  | CF5                                                                                             | CF4  | CF3 | CF2  | CF1  | CF0  |  |
| rw                               | rw                 | rw                  | rw               | rw   | rw   | rw  | rw  | rw                 | rw   | rw                                                                                              | rw   | rw  | rw   | rw   | rw   |  |

| Field                  | Bits                                            | Type | Description                                                                                                                                                                                                                                                                                                                        |
|------------------------|-------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFz (z=0-<br>18,20-22) | Z                                               | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group i.  The configuration flags 0, 1 and 2 must be used together to define the behavior of the SMU_core when a fault state is reported by the alarm n belonging to this group.  OB Configuration flag x (x=0-2) is set to 0  CONFIGURATION FLAGS (x=0-2) is set to 1 |
| 0                      | 31, 30, 29,<br>28, 27, 26,<br>25, 24, 23,<br>19 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                      |

# SMU\_AGiCFj (i=11;j=0-2)

| Alarm | Config | uratio | n Regis | ter |    | (10 | 00 <sub>H</sub> +i*: | 12+j*4) |     | Application Reset Value: 0000 0000 <sub>H</sub> |     |     |     |     |     |  |
|-------|--------|--------|---------|-----|----|-----|----------------------|---------|-----|-------------------------------------------------|-----|-----|-----|-----|-----|--|
| 31    | 30     | 29     | 28      | 27  | 26 | 25  | 24                   | 23      | 22  | 21                                              | 20  | 19  | 18  | 17  | 16  |  |
| 0     | 0      | 0      | 0       | 0   | 0  | 0   | 0                    | 0       | 0   | 0                                               | 0   | 0   | 0   | 0   | 0   |  |
| r     | r      | r      | r       | r   | r  | r   | r                    | r       | r   | r                                               | r   | r   | r   | r   | r   |  |
| 15    | 14     | 13     | 12      | 11  | 10 | 9   | 8                    | 7       | 6   | 5                                               | 4   | 3   | 2   | 1   | 0   |  |
| 0     | 0      | CF13   | CF12    | 0   | 0  | CF9 | 0                    | CF7     | CF6 | CF5                                             | CF4 | CF3 | CF2 | CF1 | CF0 |  |
| r     | r      | rw     | rw      | r   | r  | rw  | r                    | rw      | rw  | rw                                              | rw  | rw  | rw  | rw  | rw  |  |



| Field      | Bits        | Туре | Description                                                                                                                                                                                                                                                                              |
|------------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CFz (z=0-  | z           | rw   | Configuration flag x (x=0-2) for alarm z belonging to alarm group i.                                                                                                                                                                                                                     |
| 7,9,12-13) |             |      | The configuration flags 0, 1 and 2 must be used together to define the behavior of the SMU_core when a fault state is reported by the alarm n belonging to this group.  O <sub>B</sub> Configuration flag x (x=0-2) is set to 0  1 <sub>B</sub> Configuration flag x (x=0-2) is set to 1 |
| 0          | 31, 30, 29, | r    | Reserved                                                                                                                                                                                                                                                                                 |
|            | 28, 27, 26, |      | Read as 0; should be written with 0.                                                                                                                                                                                                                                                     |
|            | 25, 24, 23, |      |                                                                                                                                                                                                                                                                                          |
|            | 22, 21, 20, |      |                                                                                                                                                                                                                                                                                          |
|            | 19, 18, 17, |      |                                                                                                                                                                                                                                                                                          |
|            | 16, 15, 14, |      |                                                                                                                                                                                                                                                                                          |
|            | 11, 10, 8   |      |                                                                                                                                                                                                                                                                                          |

# **SMU\_core FSP Configuration Register**

# SMU\_AGIFSP (i=0-1)

| _  | ore FS |      |      | on Reg | ister |     | (190 <sub>H</sub> + | ·i*4) |      | Application Reset Value: 0000 0000 <sub>H</sub> |     |    |     |     |     |  |
|----|--------|------|------|--------|-------|-----|---------------------|-------|------|-------------------------------------------------|-----|----|-----|-----|-----|--|
| 31 | 30     | 29   | 28   | 27     | 26    | 25  | 24                  | 23    | 22   | 21                                              | 20  | 19 | 18  | 17  | 16  |  |
| 0  | 0      | 0    | 0    | 0      | 0     | 0   | FE24                | FE23  | FE22 | 0                                               | 0   | 0  | 0   | 0   | 0   |  |
| r  | r      | r    | r    | r      | r     | r   | rw                  | rw    | rw   | r                                               | r   | r  | r   | r   | r   |  |
| 15 | 14     | 13   | 12   | 11     | 10    | 9   | 8                   | 7     | 6    | 5                                               | 4   | 3  | 2   | 1   | 0   |  |
| 0  | FE14   | FE13 | FE12 | FE11   | FE10  | FE9 | FE8                 | FE7   | FE6  | FE5                                             | FE4 | 0  | FE2 | FE1 | FE0 |  |
| r  | rw     | rw   | rw   | rw     | rw    | rw  | rw                  | rw    | rw   | rw                                              | rw  | r  | rw  | rw  | rw  |  |

| Field                      | Bits                                                                  | Туре | Description                                                                                                                                                                   |  |  |  |  |  |  |  |
|----------------------------|-----------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| FEz (z=0-2,4-<br>14,22-24) | z                                                                     | rw   | Fault signaling configuration flag for alarm z belonging to alarm group i.  O <sub>B</sub> FSP disabled for this alarm event  1 <sub>B</sub> FSP enabled for this alarm event |  |  |  |  |  |  |  |
| 0                          | 31, 30, 29,<br>28, 27, 26,<br>25, 21, 20,<br>19, 18, 17,<br>16, 15, 3 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                 |  |  |  |  |  |  |  |



# SMU\_AGiFSP (i=2)

| SMU_c | ore FS | P Conf | igurati | on Reg | ister |     | (190 <sub>H</sub> + | i*4) |      | Application Reset Value: 0000 0000 <sub>H</sub> |     |    |    |     |    |  |
|-------|--------|--------|---------|--------|-------|-----|---------------------|------|------|-------------------------------------------------|-----|----|----|-----|----|--|
| 31    | 30     | 29     | 28      | 27     | 26    | 25  | 24                  | 23   | 22   | 21                                              | 20  | 19 | 18 | 17  | 16 |  |
| 0     | 0      | 0      | 0       | 0      | 0     | 0   | FE24                | FE23 | FE22 | 0                                               | 0   | 0  | 0  | 0   | 0  |  |
| r     | r      | r      | r       | r      | r     | r   | rw                  | rw   | rw   | r                                               | r   | r  | r  | r   | r  |  |
| 15    | 14     | 13     | 12      | 11     | 10    | 9   | 8                   | 7    | 6    | 5                                               | 4   | 3  | 2  | 1   | 0  |  |
| 0     | FE14   | FE13   | FE12    | FE11   | FE10  | FE9 | FE8                 | FE7  | FE6  | FE5                                             | FE4 | 0  | 0  | FE1 | 0  |  |
| r     | rw     | rw     | rw      | rw     | rw    | rw  | rw                  | rw   | rw   | rw                                              | rw  | r  | r  | rw  | r  |  |

| Field                    | Bits          | Туре | Description                                                                                                                  |  |  |  |  |  |  |  |
|--------------------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| FEz (z=1,4-<br>14,22-24) | Z             | rw   | Fault signaling configuration flag for alarm z belonging to alarm group i.  O <sub>R</sub> FSP disabled for this alarm event |  |  |  |  |  |  |  |
|                          |               |      | 1 <sub>B</sub> FSP enabled for this alarm event                                                                              |  |  |  |  |  |  |  |
| 0                        | 31, 30, 29,   | r    | Reserved                                                                                                                     |  |  |  |  |  |  |  |
|                          | 28, 27, 26,   |      | Read as 0; should be written with 0.                                                                                         |  |  |  |  |  |  |  |
|                          | 25, 21, 20,   |      |                                                                                                                              |  |  |  |  |  |  |  |
|                          | 19, 18, 17,   |      |                                                                                                                              |  |  |  |  |  |  |  |
|                          | 16, 15, 3, 2, |      |                                                                                                                              |  |  |  |  |  |  |  |
|                          | 0             |      |                                                                                                                              |  |  |  |  |  |  |  |

### SMU\_AGiFSP (i=3-5)

| SMU_c | ore FS | P Conf | igurati | on Reg | ister |    | (190 <sub>H</sub> + | ·i*4) |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|--------|---------|--------|-------|----|---------------------|-------|----|----|---------|--------|---------|---------|-------------------|
| 31    | 30     | 29     | 28      | 27     | 26    | 25 | 24                  | 23    | 22 | 21 | 20      | 19     | 18      | 17      | 16                |
| 0     | 0      | 0      | 0       | 0      | 0     | 0  | 0                   | 0     | 0  | 0  | 0       | 0      | 0       | 0       | 0                 |
| r     | r      | r      | r       | r      | r     | r  | r                   | r     | r  | r  | r       | r      | r       | r       | r                 |
| 15    | 14     | 13     | 12      | 11     | 10    | 9  | 8                   | 7     | 6  | 5  | 4       | 3      | 2       | 1       | 0                 |
| 0     | 0      | 0      | 0       | 0      | 0     | 0  | 0                   | 0     | 0  | 0  | 0       | 0      | 0       | 0       | 0                 |
| r     | r      | r      | r       | r      | r     | r  | r                   | r     | r  | r  | r       | r      | r       | r       | r                 |

| Field | Bits            | Туре | Description                          |
|-------|-----------------|------|--------------------------------------|
| 0     | 31, 30, 29,     | r    | Reserved                             |
|       | 28, 27, 26,     |      | Read as 0; should be written with 0. |
|       | 25, 24, 23,     |      |                                      |
|       | 22, 21, 20,     |      |                                      |
|       | 19, 18, 17,     |      |                                      |
|       | 16, 15, 14,     |      |                                      |
|       | 13, 12, 11,     |      |                                      |
|       | 10, 9, 8, 7, 6, |      |                                      |
|       | 5, 4, 3, 2, 1,  |      |                                      |
|       | 0               |      |                                      |



# SMU\_AGiFSP (i=6)

| SMU_c | ore FS | P Confi | igurati | on Reg | ister |      | (190 <sub>H</sub> + | i*4) |     | Ар   | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|---------|---------|--------|-------|------|---------------------|------|-----|------|---------|--------|---------|---------|-------------------|
| 31    | 30     | 29      | 28      | 27     | 26    | 25   | 24                  | 23   | 22  | 21   | 20      | 19     | 18      | 17      | 16                |
| 0     | 0      | 0       | 0       | 0      | 0     | FE25 | FE24                | FE23 | 0   | FE21 | FE20    | FE19   | FE18    | FE17    | FE16              |
| r     | r      | r       | r       | r      | r     | rw   | rw                  | rw   | r   | rw   | rw      | rw     | rw      | rw      | rw                |
| 15    | 14     | 13      | 12      | 11     | 10    | 9    | 8                   | 7    | 6   | 5    | 4       | 3      | 2       | 1       | 0                 |
| FE15  | FE14   | FE13    | 0       | 0      | 0     | 0    | FE8                 | FE7  | FE6 | FE5  | FE4     | FE3    | FE2     | FE1     | FE0               |
| rw    | rw     | rw      | r       | r      | r     | r    | rw                  | rw   | rw  | rw   | rw      | rw     | rw      | rw      | rw                |

| Field                       | Bits                                               | Туре | Description                                                                                                                                                                  |
|-----------------------------|----------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FEz (z=0-8,13-<br>21,23-25) | Z                                                  | rw   | Fault signaling configuration flag for alarm z belonging to alarm group i.  0 <sub>B</sub> FSP disabled for this alarm event 1 <sub>B</sub> FSP enabled for this alarm event |
| 0                           | 31, 30, 29,<br>28, 27, 26,<br>22, 12, 11,<br>10, 9 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                |

# SMU\_AGiFSP (i=7)

| SMU_c | ore FS | P Conf | igurati | on Reg | ister |      | (190 <sub>H</sub> + | i*4) |      | Ар   | plicatio | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|--------|---------|--------|-------|------|---------------------|------|------|------|----------|--------|---------|---------|-------------------|
| 31    | 30     | 29     | 28      | 27     | 26    | 25   | 24                  | 23   | 22   | 21   | 20       | 19     | 18      | 17      | 16                |
| FE31  | FE30   | FE29   | FE28    | FE27   | FE26  | FE25 | FE24                | FE23 | FE22 | FE21 | FE20     | 0      | 0       | FE17    | FE16              |
| rw    | rw     | rw     | rw      | rw     | rw    | rw   | rw                  | rw   | rw   | rw   | rw       | r      | r       | rw      | rw                |
| 15    | 14     | 13     | 12      | 11     | 10    | 9    | 8                   | 7    | 6    | 5    | 4        | 3      | 2       | 1       | 0                 |
| FE15  | FE14   | FE13   | FE12    | 0      | 0     | 0    | FE8                 | FE7  | FE6  | FE5  | FE4      | FE3    | FE2     | FE1     | FEO               |
| rw    | rw     | rw     | rw      | r      | r     | r    | rw                  | rw   | rw   | rw   | rw       | rw     | rw      | rw      | rw                |

| Field                       | Bits                 | Туре | Description                                                                                                                                                                   |
|-----------------------------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FEz (z=0-8,12-<br>17,20-31) | z                    | rw   | Fault signaling configuration flag for alarm z belonging to alarm group i.  O <sub>B</sub> FSP disabled for this alarm event  1 <sub>R</sub> FSP enabled for this alarm event |
| 0                           | 19, 18, 11,<br>10, 9 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                 |



# SMU\_AGiFSP (i=8)

| SMU_c | ore FS | P Conf | igurati | on Reg | ister |      | (190 <sub>H</sub> + | ·i*4) |      | Ар   | plication | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|--------|---------|--------|-------|------|---------------------|-------|------|------|-----------|--------|---------|---------|-------------------|
| 31    | 30     | 29     | 28      | 27     | 26    | 25   | 24                  | 23    | 22   | 21   | 20        | 19     | 18      | 17      | 16                |
| FE31  | FE30   | FE29   | FE28    | FE27   | FE26  | FE25 | 0                   | FE23  | FE22 | FE21 | FE20      | FE19   | FE18    | FE17    | FE16              |
| rw    | rw     | rw     | rw      | rw     | rw    | rw   | r                   | rw    | rw   | rw   | rw        | rw     | rw      | rw      | rw                |
| 15    | 14     | 13     | 12      | 11     | 10    | 9    | 8                   | 7     | 6    | 5    | 4         | 3      | 2       | 1       | 0                 |
| 0     | 0      | 0      | FE12    | FE11   | FE10  | FE9  | FE8                 | FE7   | FE6  | FE5  | FE4       | FE3    | FE2     | FE1     | FEO               |
| r     | r      | r      | rw      | rw     | rw    | rw   | rw                  | rw    | rw   | rw   | rw        | rw     | rw      | rw      | rw                |

| Field                            | Bits              | Туре | Description                                                                                                                                                                  |  |  |  |  |  |  |
|----------------------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| FEz (z=0-<br>12,16-23,25-<br>31) | z                 | rw   | Fault signaling configuration flag for alarm z belonging to alarm group i.  0 <sub>B</sub> FSP disabled for this alarm event 1 <sub>B</sub> FSP enabled for this alarm event |  |  |  |  |  |  |
| 0                                | 24, 15, 14,<br>13 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                |  |  |  |  |  |  |

# SMU\_AGIFSP (i=9)

| SMU_c | ore FS | P Conf | igurati | on Reg | ister |    | (190 <sub>H</sub> + | ·i*4) |      | Ар   | plicatio | on Res | et Valu | ie: 0000 | 0000 <sub>H</sub> |
|-------|--------|--------|---------|--------|-------|----|---------------------|-------|------|------|----------|--------|---------|----------|-------------------|
| 31    | 30     | 29     | 28      | 27     | 26    | 25 | 24                  | 23    | 22   | 21   | 20       | 19     | 18      | 17       | 16                |
| FE31  | FE30   | FE29   | FE28    | 0      | 0     | 0  | 0                   | FE23  | FE22 | FE21 | FE20     | 0      | 0       | FE17     | FE16              |
| rw    | rw     | rw     | rw      | r      | r     | r  | r                   | rw    | rw   | rw   | rw       | r      | r       | rw       | rw                |
| 15    | 14     | 13     | 12      | 11     | 10    | 9  | 8                   | 7     | 6    | 5    | 4        | 3      | 2       | 1        | 0                 |
| FE15  | 0      | 0      | 0       | 0      | 0     | 0  | 0                   | 0     | 0    | FE5  | 0        | FE3    | 0       | FE1      | FE0               |
| rw    | r      | r      | r       | r      | r     | r  | r                   | r     | r    | rw   | r        | rw     | r       | rw       | rw                |

| Field        | Bits          | Туре | Description                                                       |
|--------------|---------------|------|-------------------------------------------------------------------|
| FEz (z=0-    | Z             | rw   | Fault signaling configuration flag for alarm z belonging to alarm |
| 1,3,5,15-    |               |      | group i.                                                          |
| 17,20-23,28- |               |      | 0 <sub>B</sub> FSP disabled for this alarm event                  |
| 31)          |               |      | 1 <sub>B</sub> FSP enabled for this alarm event                   |
| 0            | 27, 26, 25,   | r    | Reserved                                                          |
|              | 24, 19, 18,   |      | Read as 0; should be written with 0.                              |
|              | 14, 13, 12,   |      |                                                                   |
|              | 11, 10, 9, 8, |      |                                                                   |
|              | 7, 6, 4, 2    |      |                                                                   |



## SMU\_AGiFSP (i=10)

| SMU_c | ore FS | P Confi | igurati | on Reg | ister |     | (190 <sub>H</sub> + | i*4) |      | Application Reset Value: 0003 0000 <sub>H</sub> |      |     |      |      |      |  |
|-------|--------|---------|---------|--------|-------|-----|---------------------|------|------|-------------------------------------------------|------|-----|------|------|------|--|
| 31    | 30     | 29      | 28      | 27     | 26    | 25  | 24                  | 23   | 22   | 21                                              | 20   | 19  | 18   | 17   | 16   |  |
| 0     | 0      | 0       | 0       | 0      | 0     | 0   | 0                   | 0    | FE22 | FE21                                            | FE20 | 0   | FE18 | FE17 | FE16 |  |
| r     | r      | r       | r       | r      | r     | r   | r                   | r    | rw   | rw                                              | rw   | r   | rw   | rw   | rw   |  |
| 15    | 14     | 13      | 12      | 11     | 10    | 9   | 8                   | 7    | 6    | 5                                               | 4    | 3   | 2    | 1    | 0    |  |
| FE15  | FE14   | FE13    | FE12    | FE11   | FE10  | FE9 | FE8                 | FE7  | FE6  | FE5                                             | FE4  | FE3 | FE2  | FE1  | FEO  |  |
| rw    | rw     | rw      | rw      | rw     | rw    | rw  | rw                  | rw   | rw   | rw                                              | rw   | rw  | rw   | rw   | rw   |  |

| Field                  | Bits                                            | Туре | Description                                                                                                                                                                  |
|------------------------|-------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FEz (z=0-<br>18,20-22) | Z                                               | rw   | Fault signaling configuration flag for alarm z belonging to alarm group i.  0 <sub>B</sub> FSP disabled for this alarm event 1 <sub>B</sub> FSP enabled for this alarm event |
| 0                      | 31, 30, 29,<br>28, 27, 26,<br>25, 24, 23,<br>19 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                |

## SMU\_AGiFSP (i=11)

| : | SMU_c | ore FS | P Conf | igurati | on Reg | ister |     | (190 <sub>H</sub> + | ·i*4) |     | Application Reset Value: 0000 0000, |     |     |     |     |     |  |  |
|---|-------|--------|--------|---------|--------|-------|-----|---------------------|-------|-----|-------------------------------------|-----|-----|-----|-----|-----|--|--|
|   | 31    | 30     | 29     | 28      | 27     | 26    | 25  | 24                  | 23    | 22  | 21                                  | 20  | 19  | 18  | 17  | 16  |  |  |
|   | 0     | 0      | 0      | 0       | 0      | 0     | 0   | 0                   | 0     | 0   | 0                                   | 0   | 0   | 0   | 0   | 0   |  |  |
| 1 | r     | r      | r      | r       | r      | r     | r   | r                   | r     | r   | r                                   | r   | r   | r   | r   | r   |  |  |
| _ | 15    | 14     | 13     | 12      | 11     | 10    | 9   | 8                   | 7     | 6   | 5                                   | 4   | 3   | 2   | 1   | 0   |  |  |
|   | 0     | 0      | FE13   | FE12    | 0      | 0     | FE9 | 0                   | FE7   | FE6 | FE5                                 | FE4 | FE3 | FE2 | FE1 | FEO |  |  |
| 1 | r     | r      | rw     | rw      | r      | r     | rw  | r                   | rw    | rw  | rw                                  | rw  | rw  | rw  | rw  | rw  |  |  |

| Field                   | Bits                                                                                                | Туре | Description                                                                                                                                                                   |
|-------------------------|-----------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FEz (z=0-<br>7,9,12-13) | z                                                                                                   | rw   | Fault signaling configuration flag for alarm z belonging to alarm group i.  O <sub>B</sub> FSP disabled for this alarm event  1 <sub>B</sub> FSP enabled for this alarm event |
| 0                       | 31, 30, 29,<br>28, 27, 26,<br>25, 24, 23,<br>22, 21, 20,<br>19, 18, 17,<br>16, 15, 14,<br>11, 10, 8 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                 |



## **Alarm Status Register**

Refer to Alarm Status Registers for the conditions to set and reset the status flag by software.

## SMU\_AGi (i=0-1)

| Alarm | Status | Regist | er   |      |      | (1C0 <sub>H</sub> +i*4) |      |      |      |     | Application Reset Value: 0000 0000 <sub>H</sub> |    |     |     |     |  |  |
|-------|--------|--------|------|------|------|-------------------------|------|------|------|-----|-------------------------------------------------|----|-----|-----|-----|--|--|
| 31    | 30     | 29     | 28   | 27   | 26   | 25                      | 24   | 23   | 22   | 21  | 20                                              | 19 | 18  | 17  | 16  |  |  |
| 0     | 0      | 0      | 0    | 0    | 0    | 0                       | SF24 | SF23 | SF22 | 0   | 0                                               | 0  | 0   | 0   | 0   |  |  |
| r     | r      | r      | r    | r    | r    | r                       | rwh  | rwh  | rwh  | r   | r                                               | r  | r   | r   | r   |  |  |
| 15    | 14     | 13     | 12   | 11   | 10   | 9                       | 8    | 7    | 6    | 5   | 4                                               | 3  | 2   | 1   | 0   |  |  |
| 0     | SF14   | SF13   | SF12 | SF11 | SF10 | SF9                     | SF8  | SF7  | SF6  | SF5 | SF4                                             | 0  | SF2 | SF1 | SF0 |  |  |
| r     | rwh    | rwh    | rwh  | rwh  | rwh  | rwh                     | rwh  | rwh  | rwh  | rwh | rwh                                             | r  | rwh | rwh | rwh |  |  |

| Field                      | Bits                                                                  | Туре | Description                                                                                                                                                                 |
|----------------------------|-----------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFz (z=0-2,4-<br>14,22-24) | Z                                                                     | rwh  | Status flag for alarm z belonging to alarm group i.  0 <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                          | 31, 30, 29,<br>28, 27, 26,<br>25, 21, 20,<br>19, 18, 17,<br>16, 15, 3 | r    | Reserved Read as 0; should be written with 0.                                                                                                                               |

## SMU\_AGi (i=2)

| Ala | rm | Status | Regist | er   |      |      |     | (1C0 <sub>H</sub> + | ·i*4) |      | Application Reset Value: 0000 0000 <sub>H</sub> |     |    |    |     |    |  |
|-----|----|--------|--------|------|------|------|-----|---------------------|-------|------|-------------------------------------------------|-----|----|----|-----|----|--|
| 3   | 31 | 30     | 29     | 28   | 27   | 26   | 25  | 24                  | 23    | 22   | 21                                              | 20  | 19 | 18 | 17  | 16 |  |
|     | 0  | 0      | 0      | 0    | 0    | 0    | 0   | SF24                | SF23  | SF22 | 0                                               | 0   | 0  | 0  | 0   | 0  |  |
|     | r  | r      | r      | r    | r    | r    | r   | rwh                 | rwh   | rwh  | r                                               | r   | r  | r  | r   | r  |  |
| 1   | .5 | 14     | 13     | 12   | 11   | 10   | 9   | 8                   | 7     | 6    | 5                                               | 4   | 3  | 2  | 1   | 0  |  |
|     | 0  | SF14   | SF13   | SF12 | SF11 | SF10 | SF9 | SF8                 | SF7   | SF6  | SF5                                             | SF4 | 0  | 0  | SF1 | 0  |  |
| 1   | r  | rwh    | rwh    | rwh  | rwh  | rwh  | rwh | rwh                 | rwh   | rwh  | rwh                                             | rwh | r  | r  | rwh | r  |  |

| Field                    | Bits                                                                           | Туре | Description                                                                                                                                                                 |
|--------------------------|--------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFz (z=1,4-<br>14,22-24) | z                                                                              | rwh  | Status flag for alarm z belonging to alarm group i.  0 <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                        | 31, 30, 29,<br>28, 27, 26,<br>25, 21, 20,<br>19, 18, 17,<br>16, 15, 3, 2,<br>0 | r    | Reserved Read as 0; should be written with 0.                                                                                                                               |



| SMI  | J AGi | (i=3-5) |
|------|-------|---------|
| 3141 | JAGI  | いーコーンル  |

| Ala | rm S | Status | Regist | er |    |    |    | (1C0 <sub>H</sub> + | ·i*4) |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |    |  |  |
|-----|------|--------|--------|----|----|----|----|---------------------|-------|----|-------------------------------------------------|----|----|----|----|----|--|--|
| 3   | 1    | 30     | 29     | 28 | 27 | 26 | 25 | 24                  | 23    | 22 | 21                                              | 20 | 19 | 18 | 17 | 16 |  |  |
| (   | )    | 0      | 0      | 0  | 0  | 0  | 0  | 0                   | 0     | 0  | 0                                               | 0  | 0  | 0  | 0  | 0  |  |  |
|     | r    | r      | r      | r  | r  | r  | r  | r                   | r     | r  | r                                               | r  | r  | r  | r  | r  |  |  |
| 1   | 5    | 14     | 13     | 12 | 11 | 10 | 9  | 8                   | 7     | 6  | 5                                               | 4  | 3  | 2  | 1  | 0  |  |  |
| (   | )    | 0      | 0      | 0  | 0  | 0  | 0  | 0                   | 0     | 0  | 0                                               | 0  | 0  | 0  | 0  | 0  |  |  |
|     | r    | r      | r      | r  | r  | r  | r  | r                   | r     | r  | r                                               | r  | r  | r  | r  | r  |  |  |

| Field | Bits            | Туре | Description                          |
|-------|-----------------|------|--------------------------------------|
| 0     | 31, 30, 29,     | r    | Reserved                             |
|       | 28, 27, 26,     |      | Read as 0; should be written with 0. |
|       | 25, 24, 23,     |      |                                      |
|       | 22, 21, 20,     |      |                                      |
|       | 19, 18, 17,     |      |                                      |
|       | 16, 15, 14,     |      |                                      |
|       | 13, 12, 11,     |      |                                      |
|       | 10, 9, 8, 7, 6, |      |                                      |
|       | 5, 4, 3, 2, 1,  |      |                                      |
|       | 0               |      |                                      |

#### SMU\_AGi (i=6)

| Alarm | Status | •    | er |    |    |      | Application Reset Value: 0000 0000 <sub>H</sub> |      |     |      |      |      |      |      |      |
|-------|--------|------|----|----|----|------|-------------------------------------------------|------|-----|------|------|------|------|------|------|
| 31    | 30     | 29   | 28 | 27 | 26 | 25   | 24                                              | 23   | 22  | 21   | 20   | 19   | 18   | 17   | 16   |
| 0     | 0      | 0    | 0  | 0  | 0  | SF25 | SF24                                            | SF23 | 0   | SF21 | SF20 | SF19 | SF18 | SF17 | SF16 |
| r     | r      | r    | r  | r  | r  | rwh  | rwh                                             | rwh  | r   | rwh  | rwh  | rwh  | rwh  | rwh  | rwh  |
| 15    | 14     | 13   | 12 | 11 | 10 | 9    | 8                                               | 7    | 6   | 5    | 4    | 3    | 2    | 1    | 0    |
| SF15  | SF14   | SF13 | 0  | 0  | 0  | 0    | SF8                                             | SF7  | SF6 | SF5  | SF4  | SF3  | SF2  | SF1  | SF0  |
| rwh   | rwh    | rwh  | r  | r  | r  | r    | rwh                                             | rwh  | rwh | rwh  | rwh  | rwh  | rwh  | rwh  | rwh  |

| Field                       | Bits                                               | Туре | Description                                                                                                                                                                 |
|-----------------------------|----------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFz (z=0-8,13-<br>21,23-25) | Z                                                  | rwh  | Status flag for alarm z belonging to alarm group i.  0 <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                           | 31, 30, 29,<br>28, 27, 26,<br>22, 12, 11,<br>10, 9 | r    | Reserved Read as 0; should be written with 0.                                                                                                                               |



## SMU\_AGi (i=7)

| Alarm | Status | Regist | er   |      |      |      | (1C0 <sub>H</sub> + | ·i*4) |      | Application Reset Value: 0000 0000 <sub>H</sub> |      |     |     |      |      |  |
|-------|--------|--------|------|------|------|------|---------------------|-------|------|-------------------------------------------------|------|-----|-----|------|------|--|
| 31    | 30     | 29     | 28   | 27   | 26   | 25   | 24                  | 23    | 22   | 21                                              | 20   | 19  | 18  | 17   | 16   |  |
| SF31  | SF30   | SF29   | SF28 | SF27 | SF26 | SF25 | SF24                | SF23  | SF22 | SF21                                            | SF20 | 0   | 0   | SF17 | SF16 |  |
| rwh   | rwh    | rwh    | rwh  | rwh  | rwh  | rwh  | rwh                 | rwh   | rwh  | rwh                                             | rwh  | r   | r   | rwh  | rwh  |  |
| 15    | 14     | 13     | 12   | 11   | 10   | 9    | 8                   | 7     | 6    | 5                                               | 4    | 3   | 2   | 1    | 0    |  |
| SF15  | SF14   | SF13   | SF12 | 0    | 0    | 0    | SF8                 | SF7   | SF6  | SF5                                             | SF4  | SF3 | SF2 | SF1  | SF0  |  |
| rwh   | rwh    | rwh    | rwh  | r    | r    | r    | rwh                 | rwh   | rwh  | rwh                                             | rwh  | rwh | rwh | rwh  | rwh  |  |

| Field          | Bits        | Туре | Description                                                                                                                                      |
|----------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| SFz (z=0-8,12- | Z           | rwh  | Status flag for alarm z belonging to alarm group i.                                                                                              |
| 17,20-31)      |             |      | <ul> <li>0<sub>B</sub> Status flag z does not report a fault condition</li> <li>1<sub>B</sub> Status flag z reports a fault condition</li> </ul> |
| 0              | 19, 18, 11, | r    | Reserved                                                                                                                                         |
|                | 10,9        |      | Read as 0; should be written with 0.                                                                                                             |

## SMU\_AGi (i=8)

| Alarm Status Register | (1C0 <sub>H</sub> +i*4) | Application Reset Value: 0000 0000 <sub>H</sub> |
|-----------------------|-------------------------|-------------------------------------------------|
|-----------------------|-------------------------|-------------------------------------------------|

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24  | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|-----|------|------|------|------|------|------|------|------|
| SF31 | SF30 | SF29 | SF28 | SF27 | SF26 | SF25 | 0   | SF23 | SF22 | SF21 | SF20 | SF19 | SF18 | SF17 | SF16 |
| rwh  | rwh  | rwh  | rwh  | rwh  | rwh  | rwh  | r   | rwh  |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8   | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| 0    | 0    | 0    | SF12 | SF11 | SF10 | SF9  | SF8 | SF7  | SF6  | SF5  | SF4  | SF3  | SF2  | SF1  | SF0  |
| r    | r    | r    | rwh  | rwh  | rwh  | rwh  | rwh | rwh  | rwh  | rwh  | rwh  | rwh  | rwh  | rwh  | rwh  |

| Field                            | Bits              | Type | Description                                                                                                                                                                 |
|----------------------------------|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFz (z=0-<br>12,16-23,25-<br>31) | Z                 | rwh  | Status flag for alarm z belonging to alarm group i.  0 <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                                | 24, 15, 14,<br>13 | r    | Reserved Read as 0; should be written with 0.                                                                                                                               |



## SMU\_AGi (i=9)

| Alarm | Status | Regist | er   |    |    |    | (1C0 <sub>H</sub> + | ·i*4) |      | Ар   | plicatio | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|--------|------|----|----|----|---------------------|-------|------|------|----------|--------|---------|---------|-------------------|
| 31    | 30     | 29     | 28   | 27 | 26 | 25 | 24                  | 23    | 22   | 21   | 20       | 19     | 18      | 17      | 16                |
| SF31  | SF30   | SF29   | SF28 | 0  | 0  | 0  | 0                   | SF23  | SF22 | SF21 | SF20     | 0      | 0       | SF17    | SF16              |
| rwh   | rwh    | rwh    | rwh  | r  | r  | r  | r                   | rwh   | rwh  | rwh  | rwh      | r      | r       | rwh     | rwh               |
| 15    | 14     | 13     | 12   | 11 | 10 | 9  | 8                   | 7     | 6    | 5    | 4        | 3      | 2       | 1       | 0                 |
| SF15  | 0      | 0      | 0    | 0  | 0  | 0  | 0                   | 0     | 0    | SF5  | 0        | SF3    | 0       | SF1     | SF0               |
| rwh   | r      | r      | r    | r  | r  | r  | r                   | r     | r    | rwh  | r        | rwh    | r       | rwh     | rwh               |

| Field        | Bits          | Туре | Description                                                    |
|--------------|---------------|------|----------------------------------------------------------------|
| SFz (z=0-    | Z             | rwh  | Status flag for alarm z belonging to alarm group i.            |
| 1,3,5,15-    |               |      | 0 <sub>B</sub> Status flag z does not report a fault condition |
| 17,20-23,28- |               |      | 1 <sub>B</sub> Status flag z reports a fault condition         |
| 31)          |               |      |                                                                |
| 0            | 27, 26, 25,   | r    | Reserved                                                       |
|              | 24, 19, 18,   |      | Read as 0; should be written with 0.                           |
|              | 14, 13, 12,   |      |                                                                |
|              | 11, 10, 9, 8, |      |                                                                |
|              | 7, 6, 4, 2    |      |                                                                |

## SMU\_AGi (i=10)

| Alarm | Status | Regist | er   |      |      |     | (1C0 <sub>H</sub> + | ·i*4) |      | Application Reset Value: 0000 0000 <sub>H</sub> |      |     |      |      |      |  |
|-------|--------|--------|------|------|------|-----|---------------------|-------|------|-------------------------------------------------|------|-----|------|------|------|--|
| 31    | 30     | 29     | 28   | 27   | 26   | 25  | 24                  | 23    | 22   | 21                                              | 20   | 19  | 18   | 17   | 16   |  |
| 0     | 0      | 0      | 0    | 0    | 0    | 0   | 0                   | 0     | SF22 | SF21                                            | SF20 | 0   | SF18 | SF17 | SF16 |  |
| r     | r      | r      | r    | r    | r    | r   | r                   | r     | rwh  | rwh                                             | rwh  | r   | rwh  | rwh  | rwh  |  |
| 15    | 14     | 13     | 12   | 11   | 10   | 9   | 8                   | 7     | 6    | 5                                               | 4    | 3   | 2    | 1    | 0    |  |
| SF15  | SF14   | SF13   | SF12 | SF11 | SF10 | SF9 | SF8                 | SF7   | SF6  | SF5                                             | SF4  | SF3 | SF2  | SF1  | SF0  |  |
| rwh   | rwh    | rwh    | rwh  | rwh  | rwh  | rwh | rwh                 | rwh   | rwh  | rwh                                             | rwh  | rwh | rwh  | rwh  | rwh  |  |

| Field     | Bits        | Туре | Description                                                                                                                                      |
|-----------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| SFz (z=0- | Z           | rwh  | Status flag for alarm z belonging to alarm group i.                                                                                              |
| 18,20-22) |             |      | <ul> <li>0<sub>B</sub> Status flag z does not report a fault condition</li> <li>1<sub>B</sub> Status flag z reports a fault condition</li> </ul> |
| 0         | 31, 30, 29, | r    | Reserved                                                                                                                                         |
|           | 28, 27, 26, |      | Read as 0; should be written with 0.                                                                                                             |
|           | 25, 24, 23, |      |                                                                                                                                                  |
|           | 19          |      |                                                                                                                                                  |



## SMU\_AGi (i=11)

| 1 | Alarm | Status | Regist | er   |    |    |     | (1C0 <sub>H</sub> + | ·i*4) |     | Ар  | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---|-------|--------|--------|------|----|----|-----|---------------------|-------|-----|-----|---------|--------|---------|---------|-------------------|
|   | 31    | 30     | 29     | 28   | 27 | 26 | 25  | 24                  | 23    | 22  | 21  | 20      | 19     | 18      | 17      | 16                |
|   | 0     | 0      | 0      | 0    | 0  | 0  | 0   | 0                   | 0     | 0   | 0   | 0       | 0      | 0       | 0       | 0                 |
| J | r     | r      | r      | r    | r  | r  | r   | r                   | r     | r   | r   | r       | r      | r       | r       | r                 |
|   | 15    | 14     | 13     | 12   | 11 | 10 | 9   | 8                   | 7     | 6   | 5   | 4       | 3      | 2       | 1       | 0                 |
|   | 0     | 0      | SF13   | SF12 | 0  | 0  | SF9 | 0                   | SF7   | SF6 | SF5 | SF4     | SF3    | SF2     | SF1     | SF0               |
| , | r     | r      | rwh    | rwh  | r  | r  | rwh | r                   | rwh   | rwh | rwh | rwh     | rwh    | rwh     | rwh     | rwh               |

| Field                   | Bits                                                                                                | Type | Description                                                                                                                                                                 |
|-------------------------|-----------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFz (z=0-<br>7,9,12-13) | Z                                                                                                   | rwh  | Status flag for alarm z belonging to alarm group i.  0 <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                       | 31, 30, 29,<br>28, 27, 26,<br>25, 24, 23,<br>22, 21, 20,<br>19, 18, 17,<br>16, 15, 14,<br>11, 10, 8 | r    | Reserved Read as 0; should be written with 0.                                                                                                                               |

## **Alarm Debug Register**

Note: Writing to this register has no effect

## SMU\_ADi (i=0-1)

| 1 | Alarm | Debug | Regist | er   |      |      |     | (200 <sub>H</sub> + | i*4) |      | PowerOn Reset Value: 0000 0000 <sub>H</sub> |     |    |     |     |     |  |
|---|-------|-------|--------|------|------|------|-----|---------------------|------|------|---------------------------------------------|-----|----|-----|-----|-----|--|
|   | 31    | 30    | 29     | 28   | 27   | 26   | 25  | 24                  | 23   | 22   | 21                                          | 20  | 19 | 18  | 17  | 16  |  |
|   | 0     | 0     | 0      | 0    | 0    | 0    | 0   | DF24                | DF23 | DF22 | 0                                           | 0   | 0  | 0   | 0   | 0   |  |
| 1 | r     | r     | r      | r    | r    | r    | r   | rh                  | rh   | rh   | r                                           | r   | r  | r   | r   | r   |  |
| _ | 15    | 14    | 13     | 12   | 11   | 10   | 9   | 8                   | 7    | 6    | 5                                           | 4   | 3  | 2   | 1   | 0   |  |
|   | 0     | DF14  | DF13   | DF12 | DF11 | DF10 | DF9 | DF8                 | DF7  | DF6  | DF5                                         | DF4 | 0  | DF2 | DF1 | DF0 |  |
|   | r     | rh    | rh     | rh   | rh   | rh   | rh  | rh                  | rh   | rh   | rh                                          | rh  | r  | rh  | rh  | rh  |  |

| Field         | Bits | Type | Description                                                                                                                                                                                                                                                                                                    |
|---------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFz (z=0-2,4- | Z    | rh   | Diagnosis flag for alarm z belonging to alarm group i.                                                                                                                                                                                                                                                         |
| 14,22-24)     |      |      | The diagnosis registers make a snapshot of the alarm group status registers when either the executed alarm action is a reset or a state machine transition to FAULT state takes place.  O <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |



| Field | Bits        | Туре | Description                          |
|-------|-------------|------|--------------------------------------|
| 0     | 31, 30, 29, | r    | Reserved                             |
|       | 28, 27, 26, |      | Read as 0; should be written with 0. |
|       | 25, 21, 20, |      |                                      |
|       | 19, 18, 17, |      |                                      |
|       | 16, 15, 3   |      |                                      |

### SMU\_ADi (i=2)

| Alarm | Debug | ,<br>Regist | er   |      |      | (200 <sub>H</sub> +i*4) |      |      |      |     |     | PowerOn Reset Value: 0000 0000 <sub>H</sub> |    |     |    |  |  |  |
|-------|-------|-------------|------|------|------|-------------------------|------|------|------|-----|-----|---------------------------------------------|----|-----|----|--|--|--|
| 31    | 30    | 29          | 28   | 27   | 26   | 25                      | 24   | 23   | 22   | 21  | 20  | 19                                          | 18 | 17  | 16 |  |  |  |
| 0     | 0     | 0           | 0    | 0    | 0    | 0                       | DF24 | DF23 | DF22 | 0   | 0   | 0                                           | 0  | 0   | 0  |  |  |  |
| r     | r     | r           | r    | r    | r    | r                       | rh   | rh   | rh   | r   | r   | r                                           | r  | r   | r  |  |  |  |
| 15    | 14    | 13          | 12   | 11   | 10   | 9                       | 8    | 7    | 6    | 5   | 4   | 3                                           | 2  | 1   | 0  |  |  |  |
| 0     | DF14  | DF13        | DF12 | DF11 | DF10 | DF9                     | DF8  | DF7  | DF6  | DF5 | DF4 | 0                                           | 0  | DF1 | 0  |  |  |  |
| r     | rh    | rh          | rh   | rh   | rh   | rh                      | rh   | rh   | rh   | rh  | rh  | r                                           | r  | rh  | r  |  |  |  |

| Field                    | Bits                                                                      | Туре | Description                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------|---------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFz (z=1,4-<br>14,22-24) | Z                                                                         | rh   | Diagnosis flag for alarm z belonging to alarm group i.  The diagnosis registers make a snapshot of the alarm group status registers when either the executed alarm action is a reset or a state machine transition to FAULT state takes place.  O <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                        | 31, 30, 29,<br>28, 27, 26,<br>25, 21, 20,<br>19, 18, 17,<br>16, 15, 3, 2, | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                          |

## SMU\_ADi (i=3-5)

| Alarm | Debug | Regist | er |    |    | (200 <sub>H</sub> +i*4) |    |    |    |    | PowerOn Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |  |  |
|-------|-------|--------|----|----|----|-------------------------|----|----|----|----|---------------------------------------------|----|----|----|----|--|--|
| 31    | 30    | 29     | 28 | 27 | 26 | 25                      | 24 | 23 | 22 | 21 | 20                                          | 19 | 18 | 17 | 16 |  |  |
| 0     | 0     | 0      | 0  | 0  | 0  | 0                       | 0  | 0  | 0  | 0  | 0                                           | 0  | 0  | 0  | 0  |  |  |
| r     | r     | r      | r  | r  | r  | r                       | r  | r  | r  | r  | r                                           | r  | r  | r  | r  |  |  |
| 15    | 14    | 13     | 12 | 11 | 10 | 9                       | 8  | 7  | 6  | 5  | 4                                           | 3  | 2  | 1  | 0  |  |  |
| 0     | 0     | 0      | 0  | 0  | 0  | 0                       | 0  | 0  | 0  | 0  | 0                                           | 0  | 0  | 0  | 0  |  |  |
| r     | r     | r      | r  | r  | r  | r                       | r  | r  | r  | r  | r                                           | r  | r  | r  | r  |  |  |



V2.0.0

2021-02

## Safety Management Unit (SMU)

| Field | Bits            | Туре | Description                          |
|-------|-----------------|------|--------------------------------------|
| 0     | 31, 30, 29,     | r    | Reserved                             |
|       | 28, 27, 26,     |      | Read as 0; should be written with 0. |
|       | 25, 24, 23,     |      |                                      |
|       | 22, 21, 20,     |      |                                      |
|       | 19, 18, 17,     |      |                                      |
|       | 16, 15, 14,     |      |                                      |
|       | 13, 12, 11,     |      |                                      |
|       | 10, 9, 8, 7, 6, |      |                                      |
|       | 5, 4, 3, 2, 1,  |      |                                      |
|       | 0               |      |                                      |

### SMU\_ADi (i=6)

| Alarm | Debug | •    | er |    |    |      | (200 <sub>H</sub> + | ·i*4) |     | 1    | PowerOn Reset Value: 0000 0000 <sub>H</sub> |      |      |      |      |  |  |
|-------|-------|------|----|----|----|------|---------------------|-------|-----|------|---------------------------------------------|------|------|------|------|--|--|
| 31    | 30    | 29   | 28 | 27 | 26 | 25   | 24                  | 23    | 22  | 21   | 20                                          | 19   | 18   | 17   | 16   |  |  |
| 0     | 0     | 0    | 0  | 0  | 0  | DF25 | DF24                | DF23  | 0   | DF21 | DF20                                        | DF19 | DF18 | DF17 | DF16 |  |  |
| r     | r     | r    | r  | r  | r  | rh   | rh                  | rh    | r   | rh   | rh                                          | rh   | rh   | rh   | rh   |  |  |
| 15    | 14    | 13   | 12 | 11 | 10 | 9    | 8                   | 7     | 6   | 5    | 4                                           | 3    | 2    | 1    | 0    |  |  |
| DF15  | DF14  | DF13 | 0  | 0  | 0  | 0    | DF8                 | DF7   | DF6 | DF5  | DF4                                         | DF3  | DF2  | DF1  | DF0  |  |  |
| rh    | rh    | rh   | r  | r  | r  | r    | rh                  | rh    | rh  | rh   | rh                                          | rh   | rh   | rh   | rh   |  |  |

| Field          | Bits                                               | Type | Description                                                                                                                                                                                                                                                                                                    |
|----------------|----------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFz (z=0-8,13- | z                                                  | rh   | Diagnosis flag for alarm z belonging to alarm group i.                                                                                                                                                                                                                                                         |
| 21,23-25)      |                                                    |      | The diagnosis registers make a snapshot of the alarm group status registers when either the executed alarm action is a reset or a state machine transition to FAULT state takes place.  O <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0              | 31, 30, 29,<br>28, 27, 26,<br>22, 12, 11,<br>10, 9 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                  |

## SMU\_ADi (i=7)

| Alarm | Debug | Regist | er   |      |      |      | (200 <sub>H</sub> + | i*4) | PowerOn Reset Value: 0000 0000 <sub>H</sub> |      |      |     |     |      |      |
|-------|-------|--------|------|------|------|------|---------------------|------|---------------------------------------------|------|------|-----|-----|------|------|
| 31    | 30    | 29     | 28   | 27   | 26   | 25   | 24                  | 23   | 22                                          | 21   | 20   | 19  | 18  | 17   | 16   |
| DF31  | DF30  | DF29   | DF28 | DF27 | DF26 | DF25 | DF24                | DF23 | DF22                                        | DF21 | DF20 | 0   | 0   | DF17 | DF16 |
| rh    | rh    | rh     | rh   | rh   | rh   | rh   | rh                  | rh   | rh                                          | rh   | rh   | r   | r   | rh   | rh   |
| 15    | 14    | 13     | 12   | 11   | 10   | 9    | 8                   | 7    | 6                                           | 5    | 4    | 3   | 2   | 1    | 0    |
| DF15  | DF14  | DF13   | DF12 | 0    | 0    | 0    | DF8                 | DF7  | DF6                                         | DF5  | DF4  | DF3 | DF2 | DF1  | DF0  |
| rh    | rh    | rh     | rh   | r    | r    | r    | rh                  | rh   | rh                                          | rh   | rh   | rh  | rh  | rh   | rh   |



| Field                       | Bits                 | Туре | Description                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFz (z=0-8,12-<br>17,20-31) | Z                    | rh   | Diagnosis flag for alarm z belonging to alarm group i.  The diagnosis registers make a snapshot of the alarm group status registers when either the executed alarm action is a reset or a state machine transition to FAULT state takes place.  O <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                           | 19, 18, 11,<br>10, 9 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                          |

#### SMU\_ADi (i=8)

| Alarm | Debug | •    | er   |      |      | (200 <sub>H</sub> +i*4) |     |      |      |      | PowerOn Reset Value: 0000 0000 |      |      |      |      |  |  |
|-------|-------|------|------|------|------|-------------------------|-----|------|------|------|--------------------------------|------|------|------|------|--|--|
| 31    | 30    | 29   | 28   | 27   | 26   | 25                      | 24  | 23   | 22   | 21   | 20                             | 19   | 18   | 17   | 16   |  |  |
| DF31  | DF30  | DF29 | DF28 | DF27 | DF26 | DF25                    | 0   | DF23 | DF22 | DF21 | DF20                           | DF19 | DF18 | DF17 | DF16 |  |  |
| rh    | rh    | rh   | rh   | rh   | rh   | rh                      | r   | rh   | rh   | rh   | rh                             | rh   | rh   | rh   | rh   |  |  |
| 15    | 14    | 13   | 12   | 11   | 10   | 9                       | 8   | 7    | 6    | 5    | 4                              | 3    | 2    | 1    | 0    |  |  |
| 0     | 0     | 0    | DF12 | DF11 | DF10 | DF9                     | DF8 | DF7  | DF6  | DF5  | DF4                            | DF3  | DF2  | DF1  | DF0  |  |  |
| r     | r     | r    | rh   | rh   | rh   | rh                      | rh  | rh   | rh   | rh   | rh                             | rh   | rh   | rh   | rh   |  |  |

| Field                            | Bits              | Type | Description                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFz (z=0-<br>12,16-23,25-<br>31) | Z                 | rh   | Diagnosis flag for alarm z belonging to alarm group i.  The diagnosis registers make a snapshot of the alarm group status registers when either the executed alarm action is a reset or a state machine transition to FAULT state takes place.  O <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                                | 24, 15, 14,<br>13 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                          |

#### SMU ADi (i=9)

| Alarm | •    | •    | er   |    |    |    | (200 <sub>H</sub> + | -i*4) |      | ı    | PowerO | n Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|------|------|------|----|----|----|---------------------|-------|------|------|--------|-------|---------|---------|-------------------|
| 31    | 30   | 29   | 28   | 27 | 26 | 25 | 24                  | 23    | 22   | 21   | 20     | 19    | 18      | 17      | 16                |
| DF31  | DF30 | DF29 | DF28 | 0  | 0  | 0  | 0                   | DF23  | DF22 | DF21 | DF20   | 0     | 0       | DF17    | DF16              |
| rh    | rh   | rh   | rh   | r  | r  | r  | r                   | rh    | rh   | rh   | rh     | r     | r       | rh      | rh                |
| 15    | 14   | 13   | 12   | 11 | 10 | 9  | 8                   | 7     | 6    | 5    | 4      | 3     | 2       | 1       | 0                 |
| DF15  | 0    | 0    | 0    | 0  | 0  | 0  | 0                   | 0     | 0    | DF5  | 0      | DF3   | 0       | DF1     | DFO               |
| rh    | r    | r    | r    | r  | r  | r  | r                   | r     | r    | rh   | r      | rh    | r       | rh      | rh                |



| Field        | Bits          | Туре | Description                                                           |
|--------------|---------------|------|-----------------------------------------------------------------------|
| DFz (z=0-    | Z             | rh   | Diagnosis flag for alarm z belonging to alarm group i.                |
| 1,3,5,15-    |               |      | The diagnosis registers make a snapshot of the alarm group status     |
| 17,20-23,28- |               |      | registers when either the executed alarm action is a reset or a state |
| 31)          |               |      | machine transition to FAULT state takes place.                        |
| •            |               |      | 0 <sub>B</sub> Status flag z does not report a fault condition        |
|              |               |      | 1 <sub>B</sub> Status flag z reports a fault condition                |
| 0            | 27, 26, 25,   | r    | Reserved                                                              |
|              | 24, 19, 18,   |      | Read as 0; should be written with 0.                                  |
|              | 14, 13, 12,   |      |                                                                       |
|              | 11, 10, 9, 8, |      |                                                                       |
|              | 7, 6, 4, 2    |      |                                                                       |

#### SMU ADi (i=10)

| Alarm | •    | •    | er   |      |      |     | (200 <sub>H</sub> + | i*4) |      | F    | PowerO | n Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|-------|------|------|------|------|------|-----|---------------------|------|------|------|--------|-------|---------|---------|-------------------|
| 31    | 30   | 29   | 28   | 27   | 26   | 25  | 24                  | 23   | 22   | 21   | 20     | 19    | 18      | 17      | 16                |
| 0     | 0    | 0    | 0    | 0    | 0    | 0   | 0                   | 0    | DF22 | DF21 | DF20   | 0     | DF18    | DF17    | DF16              |
| r     | r    | r    | r    | r    | r    | r   | r                   | r    | rh   | rh   | rh     | r     | rh      | rh      | rh                |
| 15    | 14   | 13   | 12   | 11   | 10   | 9   | 8                   | 7    | 6    | 5    | 4      | 3     | 2       | 1       | 0                 |
| DF15  | DF14 | DF13 | DF12 | DF11 | DF10 | DF9 | DF8                 | DF7  | DF6  | DF5  | DF4    | DF3   | DF2     | DF1     | DFO               |
| rh    | rh   | rh   | rh   | rh   | rh   | rh  | rh                  | rh   | rh   | rh   | rh     | rh    | rh      | rh      | rh                |

| Field                  | Bits                                            | Type | Description                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|-------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DFz (z=0-<br>18,20-22) | Z                                               | rh   | Diagnosis flag for alarm z belonging to alarm group i.  The diagnosis registers make a snapshot of the alarm group status registers when either the executed alarm action is a reset or a state machine transition to FAULT state takes place.  O <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |
| 0                      | 31, 30, 29,<br>28, 27, 26,<br>25, 24, 23,<br>19 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                          |



| SMU_Al | •  | -    | er   |    |    |     | (200 <sub>H</sub> + | ·i*4) |     | ı   | Power( | On Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|--------|----|------|------|----|----|-----|---------------------|-------|-----|-----|--------|--------|---------|---------|-------------------|
| 31     | 30 | 29   | 28   | 27 | 26 | 25  | 24                  | 23    | 22  | 21  | 20     | 19     | 18      | 17      | 16                |
| 0      | 0  | 0    | 0    | 0  | 0  | 0   | 0                   | 0     | 0   | 0   | 0      | 0      | 0       | 0       | 0                 |
| r      | r  | r    | r    | r  | r  | r   | r                   | r     | r   | r   | r      | r      | r       | r       | r                 |
| 15     | 14 | 13   | 12   | 11 | 10 | 9   | 8                   | 7     | 6   | 5   | 4      | 3      | 2       | 1       | 0                 |
| 0      | 0  | DF13 | DF12 | 0  | 0  | DF9 | 0                   | DF7   | DF6 | DF5 | DF4    | DF3    | DF2     | DF1     | DF0               |

| Field      | Bits        | Туре | Description                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DFz (z=0-  | z           | rh   | Diagnosis flag for alarm z belonging to alarm group i.                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 7,9,12-13) |             |      | The diagnosis registers make a snapshot of the alarm group status registers when either the executed alarm action is a reset or a stat machine transition to FAULT state takes place.  O <sub>B</sub> Status flag z does not report a fault condition  1 <sub>B</sub> Status flag z reports a fault condition |  |  |  |  |  |  |
| 0          | 31, 30, 29, | r    | Reserved                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|            | 28, 27, 26, |      | Read as 0; should be written with 0.                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|            | 25, 24, 23, |      |                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|            | 22, 21, 20, |      |                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|            | 19, 18, 17, |      |                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|            | 16, 15, 14, |      |                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|            | 11, 10, 8   |      |                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |

### 15.4 TC35x Specific Alarm Mapping

This section defines the mapping between the alarm signals at the input of the SMU in the TC35x and the alarm. For that purpose alarm groups are defined. There is a one-to-one relationship between an alarm group index ALM<n>[index] signal and the alarm configuration and status registers (AG<n>[index]). A group is made of up to 32 alarms; for convenience some entries may be reserved.

### 15.4.1 TC35x Specific Pre-Alarms

There are situations where it is not necessary to implement configuration and status registers for every internal alarm event; a typical case is a module with multiple SRAMs. For that, alarm inputs, called pre-alarms, are combined together with a logical OR internally in SMU. The result is then connected to the alarm group.



## Safety Management Unit (SMU)

## **MTU Pre-Alarm Mapping**

## Table 177 MTU Pre-Alarm Mapping

| Alarm Source                                                                                                                                                                         | Logic | Alarm Index |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|
| CPU0.DMEM - Correctable error<br>CPU0.DLMU - Correctable error<br>CPU0.DMEM1 - Correctable error                                                                                     | OR    | ALM0[9]     |
| CPU0.DMEM - Uncorrectable Critical error<br>CPU0.DLMU - Uncorrectable Critical error<br>CPU0.DMEM1 - Uncorrectable Critical error                                                    | OR    | ALM0[10]    |
| CPU0.DMEM - Miscellaneous error CPU0.DLMU - Miscellaneous error CPU0.DMEM1 - Miscellaneous error                                                                                     | OR    | ALM0[11]    |
| CPU1.DMEM - Correctable error CPU1.DLMU - Correctable error CPU1.DMEM1 - Correctable error                                                                                           | OR    | ALM1[9]     |
| CPU1.DMEM - Uncorrectable Critical error CPU1.DLMU - Uncorrectable Critical error CPU1.DMEM1 - Uncorrectable Critical error                                                          | OR    | ALM1[10]    |
| CPU1.DMEM - Miscellaneous error CPU1.DLMU - Miscellaneous error CPU1.DMEM1 - Miscellaneous error                                                                                     | OR    | ALM1[11]    |
| CPU2.DMEM - Correctable error CPU2.DLMU - Correctable error                                                                                                                          | OR    | ALM2[9]     |
| CPU2.DMEM - Uncorrectable Critical error CPU2.DLMU - Uncorrectable Critical error                                                                                                    | OR    | ALM2[10]    |
| CPU2.DMEM - Miscellaneous error<br>CPU2.DLMU - Miscellaneous error                                                                                                                   | OR    | ALM2[11]    |
| LMU_RAM0 - Correctable error LMU_RAM1 - Correctable error FSI_RAM - Correctable error                                                                                                | OR    | ALM7[0]     |
| LMU_RAM0 - Uncorrectable critical error LMU_RAM1 - Uncorrectable critical error FSI_RAM - Uncorrectable critical error                                                               | OR    | ALM7[1]     |
| LMU_RAM0 - Miscellaneous error<br>LMU_RAM1 - Miscellaneous error<br>FSI_RAM - Miscellaneous error                                                                                    | OR    | ALM7[2]     |
| DMA - Correctable error MCDS - Correctable error SCR.XRAM - Correctable error SCR.RAMINT - Correctable error GIGETHERNET.RX0 - Correctable error GIGETHERNET.TX0 - Correctable error | OR    | ALM6[19]    |



## Safety Management Unit (SMU)

## Table 177 MTU Pre-Alarm Mapping (cont'd)

| Alarm Source                                                                                                                                                                                                                                                                                                                                                                                                                      | Logic | Alarm Index |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|
| DMA - Uncorrectable Critical error MCDS - Uncorrectable Critical error SCR.XRAM - Uncorrectable critical error SCR.RAMINT - Uncorrectable Critical error GIGETHERNET.RX0 - Uncorrectable Critical error GIGETHERNET.TX0 - Uncorrectable Critical error                                                                                                                                                                            | OR    | ALM6[20]    |
| DMA - Miscellaneous error MCDS - Miscellaneous error SCR.XRAM - Miscellaneous error SCR.RAMINT - Miscellaneous error GIGETHERNET.RX0 - Miscellaneous error GIGETHERNET.TX0 - Miscellaneous error                                                                                                                                                                                                                                  | OR    | ALM6[21]    |
| EMEM0 - Correctable error<br>EMEM1 - Correctable error<br>EMEM_XTM - Correctable error                                                                                                                                                                                                                                                                                                                                            | OR    | ALM7[3]     |
| EMEM0 - Uncorrectable Critical error<br>EMEM1 - Uncorrectable Critical error<br>EMEM_XTM - Uncorrectable Critical error                                                                                                                                                                                                                                                                                                           | OR    | ALM7[4]     |
| EMEM0 - Miscellaneous error<br>EMEM1 - Miscellaneous error<br>EMEM_XTM - Miscellaneous error                                                                                                                                                                                                                                                                                                                                      | OR    | ALM7[5]     |
| SPU_BUFFER0 - Correctable error SPU_BUFFER1 - Correctable error SPU_CONFIG0 - Correctable error SPU_CONFIG1 - Correctable error HSDPM - Correctable error SPU_FFT_RAM0 - Correctable error SPU_FFT_RAM1 - Correctable error SPU_FFT_RAM2 - Correctable error SPU_FFT_RAM3 - Correctable error SPU_FFT_RAM6 - Correctable error SPU_FFT_RAM7 - Correctable error SPU_FFT_RAM6 - Correctable error SPU_FFT_RAM6 - Correctable error | OR    | ALM7[6]     |



## **Safety Management Unit (SMU)**

## Table 177 MTU Pre-Alarm Mapping (cont'd)

| Alarm Source                                 | Logic | Alarm Index |
|----------------------------------------------|-------|-------------|
| SPU_BUFFER0 - Uncorrectable Critical error   | OR    | ALM7[7]     |
| SPU_BUFFER1 - Uncorrectable Critical error   |       |             |
| SPU_CONFIG0 - Uncorrectable Critical error   |       |             |
| SPU_CONFIG1 - Uncorrectable critical error   |       |             |
| HSDPM - Uncorrectable Critical error         |       |             |
| SPU_FFT_RAM0 - Uncorrectable Critical error  |       |             |
| SPU_FFT_RAM1 - Uncorrectable Critical error  |       |             |
| SPU_FFT_RAM2 - Uncorrectable Critical error  |       |             |
| SPU_FFT_RAM3 - Uncorrectable Critical error  |       |             |
| SPU_FFT_RAM4 - Uncorrectable Critical error  |       |             |
| SPU_FFT_RAM5 - Uncorrectable Critical error  |       |             |
| SPU_FFT_RAM6 - Uncorrectable Critical error  |       |             |
| SPU_FFT_RAM7 - Uncorrectable Critical error  |       |             |
| SPU_BUFFER0 - Miscellaneous error            | OR    | ALM7[8]     |
| SPU_BUFFER1 - Miscellaneous error            |       |             |
| SPU_CONFIGO - Miscellaneous error            |       |             |
| SPU_CONFIG1 - Miscellaneous error            |       |             |
| HSDPM - Miscellaneous error                  |       |             |
| SPU_FFT_RAM0 - Miscellaneous error           |       |             |
| SPU_FFT_RAM1 - Miscellaneous error           |       |             |
| SPU_FFT_RAM2 - Miscellaneous error           |       |             |
| SPU_FFT_RAM3 - Miscellaneous error           |       |             |
| SPU_FFT_RAM4 - Miscellaneous error           |       |             |
| SPU_FFT_RAM5 - Miscellaneous error           |       |             |
| SPU_FFT_RAM6 - Miscellaneous error           |       |             |
| SPU_FFT_RAM7 - Miscellaneous error           |       |             |
| CAN.MCAN0 - Correctable error                | OR    | ALM6[16]    |
| CAN.MCAN1 - Correctable error                |       | //Lino[20]  |
| CAN.MCAN0 - Uncorrectable critical error     | OR    | ALMC[17]    |
|                                              | UK    | ALM6[17]    |
| CAN.MCAN1 - Uncorrectable critical error     |       |             |
| CAN.MCAN0 - Miscellaneous error              | OR    | ALM6[18]    |
| CAN.MCAN1 - Miscellaneous error              |       |             |
| ERAY.OBF0 - Correctable error                | OR    | ALM6[13]    |
| ERAY.TBF_IBF0 - Correctable error            |       |             |
| ERAY.MBF0 - Correctable error                |       |             |
| ERAY.OBF0 - Uncorrectable Critical error     | OR    | ALM6[14]    |
| ERAY.TBF_IBF0 - Uncorrectable Critical error |       |             |
| ERAY.MBF0 - Uncorrectable Critical error     |       |             |
| ERAY.OBF0 - Miscellaneous error              | OR    | ALM6[15]    |
| ERAY.TBF_IBF0 - Miscellaneous error          | OK    | VEMO[13]    |
| ERAY.MBF0 - Miscellaneous error              |       |             |
| EINTINDI O - MISCELLATICOUS ETIOI            |       |             |



#### Safety Flip-flop Pre-Alarm Mapping

### Table 178 Safety Flip-flop Pre-Alarm Mapping

| Alarm Source                                           | Logic | Alarm Index |
|--------------------------------------------------------|-------|-------------|
| MTU - Safety flip-flop uncorrectable error             | OR    | ALM10[21]   |
| IOM - Safety flip-flop uncorrectable error             |       |             |
| EMEM - Safety flip-flop uncorrectable error            |       |             |
| IR - Safety flip-flop uncorrectable error              |       |             |
| SCU - Safety flip-flop uncorrectable error             |       |             |
| PMS - Safety flip-flop uncorrectable error             |       |             |
| DMA - Safety flip-flop uncorrectable error             |       |             |
| SYS_PLL.PER_PLL - Safety flip-flop uncorrectable error |       |             |
| CERBERUS - Safety flip-flop uncorrectable error        |       |             |
| CCU - Safety flip-flop uncorrectable error             |       |             |
| SMU_core - Safety flip-flop uncorrectable error        |       |             |

#### **LMU Pre-Alarm Mapping**

### Table 179 LMU Pre-Alarm Mapping

| Alarm Source                                                                                                                                          | Logic | Alarm Index |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|
| LMU.RAM0 - Lockstep Comparator error LMU.RAM1 - Lockstep Comparator error LMU.EMEM0 - Lockstep Comparator error LMU.EMEM1 - Lockstep Comparator error | OR    | ALM7[12]    |
| LMU.RAM0 - Lockstep Control error<br>LMU.RAM1 - Lockstep Control error<br>LMU.EMEM0 - Lockstep Control error<br>LMU.EMEM1 - Lockstep Control error    | OR    | ALM7[13]    |
| LMU.RAM0 - ECC error LMU.RAM1 - ECC error LMU.EMEM0 - ECC error LMU.EMEM1 - ECC error                                                                 | OR    | ALM7[14]    |
| LMU.RAM0 - MPU violation LMU.RAM1 - MPU violation LMU.EMEM0 - MPU violation LMU.EMEM1 - MPU violation                                                 | OR    | ALM7[15]    |
| LMU.RAM0 - EDC Read Phase Error<br>LMU.RAM1 - EDC Read Phase Error<br>LMU.EMEM0 - EDC Read Phase Error<br>LMU.EMEM1 - EDC Read Phase Error            | OR    | ALM7[16]    |



#### **Safety Management Unit (SMU)**

#### **Table 179 LMU Pre-Alarm Mapping** (cont'd)

| Alarm Source                                 | Logic | Alarm Index |
|----------------------------------------------|-------|-------------|
| LMU.RAM0 - SRI Slave Address Phase Error     | OR    | ALM11[0]    |
| LMU.RAM1 - SRI Slave Address Phase Error     |       |             |
| LMU.EMEM0 - SRI Slave Address Phase Error    |       |             |
| LMU.EMEM1 - SRI Slave Address Phase Error    |       |             |
| LMU.RAM0 - SRI Slave Write Data Phase Error  | OR    | ALM11[1]    |
| LMU.RAM1 -SRI Slave Write Data Phase Error   |       |             |
| LMU.EMEM0 - SRI Slave Write Data Phase Error |       |             |
| LMU.EMEM1 - SRI Slave Write Data Phase Error |       |             |

### **Module Access Enable Pre-Alarm Mapping**

### Table 180 Module Access Enable Pre-Alarm Mapping

| Alarm Source              | Logic | Alarm Index |
|---------------------------|-------|-------------|
| IR - Access Enable error  | OR    | ALM10[22]   |
| HSM - Access Enable error |       |             |

#### **EMEM Pre-Alarm Mapping**

#### Table 181 EMEM Pre-Alarm Mapping

| Alarm Source                                                                                      | Logic | Alarm Index |
|---------------------------------------------------------------------------------------------------|-------|-------------|
| EMEM.EMEMO - Unexpected Write error EMEM.EMEM1 - Unexpected Write error                           | OR    | ALM9[20]    |
| EMEM.EMEMO - SEP Control error EMEM.EMEM1 - SEP Control error                                     | OR    | ALM9[21]    |
| EMEM.EMEMO - Lockstep Control Logic inputs error EMEM.EMEM1 - Lockstep Control Logic inputs error | OR    | ALM9[22]    |

#### **PMS Pre-Alarm Mapping**

### Table 182 PMS Pre-Alarm Mapping

| Alarm Source                                         | Logic | Alarm Index |
|------------------------------------------------------|-------|-------------|
| PMS - Uncorrectable error                            | OR    | ALM21[7]    |
| SMU.SMU_stdby - Safety flip-flop Uncorrectable error |       |             |
| HSM.VDD - Under Voltage                              | OR    | ALM9[17]    |
| HSM.VDDP3 - Under Voltage                            |       |             |
| HSM.VEXT - Under Voltage                             |       |             |
| HSM.VDD - Over Voltage                               | OR    | ALM9[16]    |
| HSM.VDDP3 - Over Voltage                             |       |             |
| HSM.VEXT - Over Voltage                              |       |             |



Table 182 PMS Pre-Alarm Mapping (cont'd)

| Alarm Source               | Logic | Alarm Index |
|----------------------------|-------|-------------|
| PMS.VDD - Over voltage     | OR    | ALM9[3]     |
| PMS.VDDPD - Over voltage   |       |             |
| PMS.VDDP3 - Over voltage   |       |             |
| PMS.VDDM - Over voltage    |       |             |
| PMS.VEXT - Over voltage    |       |             |
| PMS.VEVRSB - Over voltage  |       |             |
| PMS.VDD - Under voltage    | OR    | ALM9[5]     |
| PMS.VDDPD - Under voltage  |       |             |
| PMS.VDDP3 - Under voltage  |       |             |
| PMS.VDDM - Under voltage   |       |             |
| PMS.VEXT - Under voltage   |       |             |
| PMS.VEVRSB - Under voltage |       |             |
| PMS.EVRC - Short to Low    | OR    | ALM9[15]    |
| PMS.EVRC - Short to High   |       |             |
| PMS.EVR33 - Short to Low   |       |             |
| PMS.EVR33 - Short to High  |       |             |

#### 15.4.2 TC35x Specific Alarms

The following tables fully specify the mapping between the alarms provided by the safety mechanisms implemented by the microcontroller and the alarm groups.

In the following tables the column "Safety Mechanism & Error Indication" indicates to which safety mechanism the alarm is related. If multiple safety mechanisms are indicated, the alarm corresponds to the detection of an error by one of the listed safety mechanisms.

For some safety mechanisms different terms are used in the microcontroller documents; the following list provides a guideline between the term used in the alarm tables and the other definitions, in bold the definition used in the alarm tables.

- Register Access Protection or alternatively called Safety Register Protection
  - Purpose: Monitors the master identifier of a given bus-master during a write access to a configuration register. The master identifier is a hard-coded information that is provided during any bus access. If the master identifier is not enabled by the Register Access Protection configuration registers (ACCENO) the write is aborted. Most of the modules do not provide a dedicated alarm for this event and instead will generate a bus error. Therefore the Register Access Protection is only documented where a dedicated alarm is available.
  - Note: for peripherals that implement memory-mapped SRAMs, the write accesses to the memories are monitored as well.
- Bus-level Memory Protection Unit (MPU) or alternatively called Safety Memory Protection
  - Purpose: Monitors the master identifier and the address of a given bus-master during a write access to a local SRAM. The master identifier is a hard-coded information that is provided during any bus access. If the master identifier is enabled by the Bus-level MPU configuration registers and the address is within the valid address range the write is accepted, otherwise the write is aborted and a Bus-level MPU alarm is issued.
  - The SRAMs monitored are the {PSPR, DSPR, DLMU} SRAMs of each CPU and the LMU SRAMs when available in the product.



## Alarm Mapping related to ALM0 group

## Table 183 Alarm Mapping related to ALM0 group

| Alarm Index | Module          | Safety Mechanism & Alarm Indication                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALM0[0]     | cpu_pfi_pfrwb_0 | Safety Mechanism: Lockstep CPU Alarm: CPU0 Lockstep Comparator Error Alarm Type: Pulse Note: For non-Lockstep CPUs (CPUs where no lockstep is implemented or where the lockstep is disabled by the user), this alarm only covers faults that might happen on the access path to the CPU side PFLASH bank. For more details about the CPU lockstep alarm, please refer to the CPU chapter. |
| ALM0[1]     | cpu_pfi_pfrwb_0 | Safety Mechanism: Bus-level Memory Protection Unit / Register<br>Access Protection<br>Alarm: CPU0 Bus-level MPU violation / Access Protection violation<br>Alarm Type: Pulse                                                                                                                                                                                                              |
| ALM0[2]     | cpu_pfi_pfrwb_0 | Safety Mechanism: PFLASH Read Path Monitor<br>Alarm: CPU0 PFLASH0 Read Path Error<br>Alarm Type: Pulse                                                                                                                                                                                                                                                                                    |
| ALM0[3]     | Reserved        | Reserved                                                                                                                                                                                                                                                                                                                                                                                  |
| ALM0[4]     | MTU             | Safety Mechanism: SRAM Monitor Alarm: CPU0 PCACHE TAG Uncorrectable critical error detection Alarm Type: Level                                                                                                                                                                                                                                                                            |
| ALM0[5]     | MTU             | Safety Mechanism: SRAM Monitor Alarm: CPU0 PCACHE TAG Miscellaneous error detection Alarm Type: Level                                                                                                                                                                                                                                                                                     |
| ALM0[6]     | MTU             | Safety Mechanism: SRAM Monitor Alarm: CPU0 PSPR/PCACHE Single bit error correction Alarm Type: Level                                                                                                                                                                                                                                                                                      |
| ALM0[7]     | MTU             | Safety Mechanism: SRAM Monitor Alarm: CPU0 PSPR/PCACHE Uncorrectable critical error detection Alarm Type: Level                                                                                                                                                                                                                                                                           |
| ALM0[8]     | MTU             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU0 PSPR/PCACHE Miscellaneous critical error detection<br>Alarm Type: Level                                                                                                                                                                                                                                                                     |
| ALM0[9]     | Page 25         | Safety Mechanism: SRAM Monitor Alarm: CPU0 DSPR/DCACHE/DLMU Single bit error correction Alarm Type: Level                                                                                                                                                                                                                                                                                 |
| ALM0[10]    | Page 25         | Safety Mechanism: SRAM Monitor Alarm: CPU0 DSPR/DCACHE/DLMU Uncorrectable critical error detection Alarm Type: Level                                                                                                                                                                                                                                                                      |
| ALM0[11]    | Page 25         | Safety Mechanism(s): SRAM Monitor Alarm: CPU0 DSPR/DCACHE/DLMU Miscellaneous error detection Alarm Type: Level                                                                                                                                                                                                                                                                            |



**Table 183** Alarm Mapping related to ALMO group (cont'd)

| Alarm Index | Module          | Safety Mechanism & Alarm Indication                                                                                  |
|-------------|-----------------|----------------------------------------------------------------------------------------------------------------------|
| ALM0[12]    | MTU             | Safety Mechanism: SRAM Monitor Alarm: CPU0 DCACHE TAG Single bit error correction Alarm Type: Level                  |
| ALM0[13]    | MTU             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU0 DCACHE TAG Uncorrectable critical error detection<br>Alarm Type: Level |
| ALM0[14]    | MTU             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU0 DCACHE TAG Miscellaneous error detection<br>Alarm Type: Level          |
| ALM0[21:15] | Reserved        | Reserved                                                                                                             |
| ALM0[22]    | cpu_pfi_pfrwb_0 | Safety Mechanism: SRI End-to-End EDC<br>Alarm: CPU0 Instruction Fetch SRI Interface EDC Error<br>Alarm Type: Pulse   |
| ALM0[23]    | cpu_pfi_pfrwb_0 | Safety Mechanism: SRI End-to-End EDC<br>Alarm: CPU0 Data SRI Interface (Load/Store) EDC Error<br>Alarm Type: Pulse   |
| ALM0[24]    | cpu_pfi_pfrwb_0 | Safety Mechanism: Exception Monitor Alarm: CPU0 exception (interrupt/trap) Alarm Type: Pulse                         |
| ALM0[31:25] | Reserved        | Reserved                                                                                                             |

### Alarm Mapping related to ALM1 group

Table 184 Alarm Mapping related to ALM1 group

| Alarm Index | Module          | Safety Mechanism & Alarm Indication                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALM1[0]     | cpu_pfi_pfrwb_1 | Safety Mechanism: Lockstep CPU Alarm: CPU1 Lockstep Comparator Error Alarm Type: Pulse Note: For non-Lockstep CPUs (CPUs where no lockstep is implemented or where the lockstep is disabled by the user), this alarm only covers faults that might happen on the access path to the CPU side PFLASH bank. Moreover If the CPU side PFLASH bank does not exist, PFLASH read path lockstep still exist. The alarm can be triggered by setting LCL1 bitfield in SCU_LCLTEST Register. For more details about the CPU lockstep alarm, please refer to the CPU chapter. |
| ALM1[1]     | cpu_pfi_pfrwb_1 | Safety Mechanism: Bus-level Memory Protection Unit / Register<br>Access Protection<br>Alarm: CPU1 Bus-level MPU violation / Access Protection violation<br>Alarm Type: Pulse                                                                                                                                                                                                                                                                                                                                                                                       |



 Table 184
 Alarm Mapping related to ALM1 group (cont'd)

| Alarm Index | Module          | Safety Mechanism & Alarm Indication                                                                                                                                                                                                                                      |
|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALM1[2]     | cpu_pfi_pfrwb_1 | Safety Mechanism: PFLASH Read Path Monitor Alarm: CPU1 PFLASH1 Read Path Error Alarm Type: Pulse Note: If the CPU side PFLASH bank does not exist, PFLASH read path lockstep still exist. The alarm can be triggered by setting PLCLT1 bitfield in SCU_LCLTEST Register. |
| ALM1[3]     | Reserved        | Reserved                                                                                                                                                                                                                                                                 |
| ALM1[4]     | MTU             | Safety Mechanism: SRAM Monitor Alarm: CPU1 PCACHE TAG Uncorrectable critical error detection Alarm Type: Level                                                                                                                                                           |
| ALM1[5]     | МТИ             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU1 PCACHE TAG Miscellaneous error detection<br>Alarm Type: Level                                                                                                                                                              |
| ALM1[6]     | МТИ             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU1 PSPR/PCACHE Single bit error correction<br>Alarm Type: Level                                                                                                                                                               |
| ALM1[7]     | МТИ             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU1 PSPR/PCACHE Uncorrectable critical error detection<br>Alarm Type: Level                                                                                                                                                    |
| ALM1[8]     | МТИ             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU1 PSPR/PCACHE Miscellaneous critical error detection<br>Alarm Type: Level                                                                                                                                                    |
| ALM1[9]     | Page 25         | Safety Mechanism: SRAM Monitor Alarm: CPU1 DSPR/DCACHE/DLMU Single bit error correction Alarm Type: Level                                                                                                                                                                |
| ALM1[10]    | Page 25         | Safety Mechanism: SRAM Monitor Alarm: CPU1 DSPR/DCACHE/DLMU Uncorrectable critical error detection Alarm Type: Level                                                                                                                                                     |
| ALM1[11]    | Page 25         | Safety Mechanism(s): SRAM Monitor Alarm: CPU1 DSPR/DCACHE/DLMU Miscellaneous error detection Alarm Type: Level                                                                                                                                                           |
| ALM1[12]    | МТИ             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU1 DCACHE TAG Single bit error correction<br>Alarm Type: Level                                                                                                                                                                |
| ALM1[13]    | МТИ             | Safety Mechanism: SRAM Monitor<br>Alarm: CPU1 DCACHE TAG Uncorrectable critical error detection<br>Alarm Type: Level                                                                                                                                                     |
| ALM1[14]    | MTU             | Safety Mechanism: SRAM Monitor Alarm: CPU1 DCACHE TAG Miscellaneous error detection Alarm Type: Level                                                                                                                                                                    |
| ALM1[21:15] | Reserved        | Reserved                                                                                                                                                                                                                                                                 |



**Table 184** Alarm Mapping related to ALM1 group (cont'd)

| Alarm Index | Module          | Safety Mechanism & Alarm Indication                                                                                |
|-------------|-----------------|--------------------------------------------------------------------------------------------------------------------|
| ALM1[22]    | cpu_pfi_pfrwb_1 | Safety Mechanism: SRI End-to-End EDC Alarm: CPU1 Instruction Fetch SRI Interface EDC Error Alarm Type: Pulse       |
| ALM1[23]    | cpu_pfi_pfrwb_1 | Safety Mechanism: SRI End-to-End EDC<br>Alarm: CPU1 Data SRI Interface (Load/Store) EDC Error<br>Alarm Type: Pulse |
| ALM1[24]    | cpu_pfi_pfrwb_1 | Safety Mechanism: Exception Monitor Alarm: CPU1 exception (interrupt/trap) Alarm Type: Pulse                       |
| ALM1[31:25] | Reserved        | Reserved                                                                                                           |

### Alarm Mapping related to ALM2 group

Table 185 Alarm Mapping related to ALM2 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                                                                                                          |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALM2[0]     | Reserved | Reserved                                                                                                                                                                     |
| ALM2[1]     | cpu_2    | Safety Mechanism: Bus-level Memory Protection Unit / Register<br>Access Protection<br>Alarm: CPU2 Bus-level MPU violation / Access Protection violation<br>Alarm Type: Pulse |
| ALM2[2]     | Reserved | Reserved                                                                                                                                                                     |
| ALM2[3]     | Reserved | Reserved                                                                                                                                                                     |
| ALM2[4]     | MTU      | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 PCACHE TAG Uncorrectable critical error detection<br>Alarm Type: Level                                                         |
| ALM2[5]     | MTU      | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 PCACHE TAG Miscellaneous error detection<br>Alarm Type: Level                                                                  |
| ALM2[6]     | MTU      | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 PSPR/PCACHE Single bit error correction<br>Alarm Type: Level                                                                   |
| ALM2[7]     | MTU      | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 PSPR/PCACHE Uncorrectable critical error detection<br>Alarm Type: Level                                                        |
| ALM2[8]     | MTU      | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 PSPR/PCACHE Miscellaneous critical error detection<br>Alarm Type: Level                                                        |
| ALM2[9]     | Page 25  | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 DSPR/DCACHE/DLMU Single bit error correction<br>Alarm Type: Level                                                              |



**Table 185** Alarm Mapping related to ALM2 group (cont'd)

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                                                  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------|
| ALM2[10]    | Page 25  | Safety Mechanism: SRAM Monitor Alarm: CPU2 DSPR/DCACHE/DLMU Uncorrectable critical error detection Alarm Type: Level |
| ALM2[11]    | Page 25  | Safety Mechanism(s): SRAM Monitor<br>Alarm: CPU2 DSPR/DCACHE/DLMU Miscellaneous error detection<br>Alarm Type: Level |
| ALM2[12]    | MTU      | Safety Mechanism: SRAM Monitor Alarm: CPU2 DCACHE TAG Single bit error correction Alarm Type: Level                  |
| ALM2[13]    | MTU      | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 DCACHE TAG Uncorrectable critical error detection<br>Alarm Type: Level |
| ALM2[14]    | MTU      | Safety Mechanism: SRAM Monitor<br>Alarm: CPU2 DCACHE TAG Miscellaneous error detection<br>Alarm Type: Level          |
| ALM2[21:15] | Reserved | Reserved                                                                                                             |
| ALM2[22]    | cpu_2    | Safety Mechanism: SRI End-to-End EDC Alarm: CPU2 Instruction Fetch SRI Interface EDC Error Alarm Type: Pulse         |
| ALM2[23]    | cpu_2    | Safety Mechanism: SRI End-to-End EDC<br>Alarm: CPU2 Data SRI Interface (Load/Store) EDC Error<br>Alarm Type: Pulse   |
| ALM2[24]    | cpu_2    | Safety Mechanism: Exception Monitor Alarm: CPU2 exception (interrupt/trap) Alarm Type: Pulse                         |
| ALM2[31:25] | Reserved | Reserved                                                                                                             |

## Alarm Mapping related to ALM3 group

### Table 186 Alarm Mapping related to ALM3 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication |
|-------------|----------|-------------------------------------|
| ALM3[0]     | Reserved | Reserved                            |
| ALM3[1]     | Reserved | Reserved                            |
| ALM3[2]     | Reserved | Reserved                            |
| ALM3[3]     | Reserved | Reserved                            |
| ALM3[14:4]  | Reserved | Reserved                            |
| ALM3[21:15] | Reserved | Reserved                            |
| ALM3[24:22] | Reserved | Reserved                            |
| ALM3[31:25] | Reserved | Reserved                            |



#### Alarm Mapping related to ALM4 group

### Table 187 Alarm Mapping related to ALM4 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication |
|-------------|----------|-------------------------------------|
| ALM4[2:0]   | Reserved | Reserved                            |
| ALM4[3]     | Reserved | Reserved                            |
| ALM4[14:4]  | Reserved | Reserved                            |
| ALM4[21:15] | Reserved | Reserved                            |
| ALM4[24:22] | Reserved | Reserved                            |
| ALM4[31:25] | Reserved | Reserved                            |

#### Alarm Mapping related to ALM5 group

### Table 188 Alarm Mapping related to ALM5 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication |
|-------------|----------|-------------------------------------|
| ALM5[2:0]   | Reserved | Reserved                            |
| ALM5[3]     | Reserved | Reserved                            |
| ALM5[14:4]  | Reserved | Reserved                            |
| ALM5[21:15] | Reserved | Reserved                            |
| ALM5[24:22] | Reserved | Reserved                            |
| ALM5[31:25] | Reserved | Reserved                            |

### Alarm Mapping related to ALM6 group

### Table 189 Alarm Mapping related to ALM6 group

| Alarm Index | Module      | Safety Mechanism & Alarm Indication                                                                             |
|-------------|-------------|-----------------------------------------------------------------------------------------------------------------|
| ALM6[0]     | MTU         | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |
| ALM6[1]     | IOM         | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |
| ALM6[2]     | INT         | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |
| ALM6[3]     | EMEMWRAPPER | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |
| ALM6[4]     | SCU         | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |
| ALM6[5]     | PMS         | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |



 Table 189
 Alarm Mapping related to ALM6 group (cont'd)

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| ALM6[6]     | DMA      | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level             |
| ALM6[7]     | SMU_CORE | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level             |
| ALM6[8]     | CCU      | Safety Mechanism: Safety Flip-flop Alarm: SYS_PLL.PER_PLL - Safety flip-flop uncorrectable error detected Alarm Type: Level |
| ALM6[9]     | Reserved | Reserved                                                                                                                    |
| ALM6[12:10] | Reserved | Reserved                                                                                                                    |
| ALM6[13]    | Page 27  | Safety Mechanism: SRAM Monitor Alarm: ERAY Single bit error correction Alarm Type: Level                                    |
| ALM6[14]    | Page 27  | Safety Mechanism: SRAM Monitor<br>Alarm: ERAY Uncorrectable critical error detection<br>Alarm Type: Level                   |
| ALM6[15]    | Page 27  | Safety Mechanism: SRAM Monitor<br>Alarm: ERAY Miscellaneous error detection<br>Alarm Type: Level                            |
| ALM6[16]    | Page 27  | Safety Mechanism: SRAM Monitor Alarm: CAN Single bit error correction Alarm Type: Level                                     |
| ALM6[17]    | Page 27  | Safety Mechanism: SRAM Monitor<br>Alarm: CAN Uncorrectable critical error detection<br>Alarm Type: Level                    |
| ALM6[18]    | Page 27  | Safety Mechanism: SRAM Monitor<br>Alarm: CAN Miscellaneous error detection<br>Alarm Type: Level                             |
| ALM6[19]    | Page 25  | Safety Mechanism: SRAM Monitor Alarm: MISC Single bit error correction Alarm Type: Level                                    |
| ALM6[20]    | Page 26  | Safety Mechanism: SRAM Monitor<br>Alarm: MISC Uncorrectable critical error detection<br>Alarm Type: Level                   |
| ALM6[21]    | Page 26  | Safety Mechanism: SRAM Monitor<br>Alarm: MISC Miscellaneous error detection<br>Alarm Type: Level                            |
| ALM6[22]    | Reserved | Reserved                                                                                                                    |
| ALM6[23]    | CBS      | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level             |



**Table 189** Alarm Mapping related to ALM6 group (cont'd)

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                                             |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------|
| ALM6[24]    | CCU      | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop correctable error detected<br>Alarm Type: Level   |
| ALM6[25]    | CCU      | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |
| ALM6[31:26] | Reserved | Reserved                                                                                                        |

### Alarm Mapping related to ALM7 group

### Table 190 Alarm Mapping related to ALM7 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                                              |
|-------------|----------|------------------------------------------------------------------------------------------------------------------|
| ALM7[0]     | Page 25  | Safety Mechanism: SRAM Monitor Alarm: LMU/FSI_RAM Single bit error correction Alarm Type: Level                  |
| ALM7[1]     | Page 25  | Safety Mechanism: SRAM Monitor<br>Alarm: LMU/FSI_RAM Uncorrectable critical error detection<br>Alarm Type: Level |
| ALM7[2]     | Page 25  | Safety Mechanism: SRAM Monitor<br>Alarm: LMU/FSI_RAM Miscellaneous error detection<br>Alarm Type: Level          |
| ALM7[3]     | Page 26  | Safety Mechanism: SRAM Monitor<br>Alarm: EMEM Single bit error correction<br>Alarm Type: Level                   |
| ALM7[4]     | Page 26  | Safety Mechanism: SRAM Monitor Alarm: EMEM Uncorrectable critical error detection Alarm Type: Level              |
| ALM7[5]     | Page 26  | Safety Mechanism: SRAM Monitor Alarm: EMEM Miscellaneous error detection Alarm Type: Level                       |
| ALM7[6]     | Page 26  | Safety Mechanism: SRAM Monitor<br>Alarm: SPU/CIF Single bit error correction<br>Alarm Type: Level                |
| ALM7[7]     | Page 27  | Safety Mechanism: SRAM Monitor<br>Alarm: SPU/CIF Uncorrectable critical error detection<br>Alarm Type: Level     |
| ALM7[8]     | Page 27  | Safety Mechanism: SRAM Monitor<br>Alarm: SPU/CIF Miscellaneous error detection<br>Alarm Type: Level              |
| ALM7[11:9]  | Reserved | Reserved                                                                                                         |
| ALM7[12]    | Page 28  | Safety Mechanism: LMU Lockstep<br>Alarm: Lockstep Comparator Error<br>Alarm Type: Pulse                          |



 Table 190
 Alarm Mapping related to ALM7 group (cont'd)

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                                           |
|-------------|----------|---------------------------------------------------------------------------------------------------------------|
| ALM7[13]    | Page 28  | Safety Mechanism: LMU Lockstep<br>Alarm: Lockstep Control Error<br>Alarm Type: Pulse                          |
| ALM7[14]    | Page 28  | Safety Mechanism: SRAM ECC Monitor<br>Alarm: ECC Error<br>Alarm Type: Pulse                                   |
| ALM7[15]    | Page 28  | Safety Mechanism: Bus-level MPU<br>Alarm: Bus-level MPU error<br>Alarm Type: Pulse                            |
| ALM7[16]    | Page 28  | Safety Mechanism: LMU Error Detection Code (EDC) Alarm: EDC Read Phase Error Alarm Type: Pulse                |
| ALM7[17]    | SRI      | Safety Mechanism: Built-in SRI Error Detection<br>Alarm: XBAR0 Bus Error Event<br>Alarm Type: Pulse           |
| ALM7[18]    | Reserved | Reserved                                                                                                      |
| ALM7[19]    | Reserved | Reserved                                                                                                      |
| ALM7[20]    | SBCU     | Safety Mechanism: Built-in SPB Error Detection<br>Alarm: SPB Bus Error Event<br>Alarm Type: Pulse             |
| ALM7[21]    | EBCU     | Safety Mechanism: Built-in BBB Error Detection<br>Alarm: BBB Bus Error Event<br>Alarm Type: Pulse             |
| ALM7[22]    | FSI      | Safety Mechanism: PFlash ECC<br>Alarm: PFlash Single Bit Error<br>Alarm Type: Level                           |
| ALM7[23]    | FSI      | Safety Mechanism: PFlash ECC<br>Alarm: PFlash Double Bit Error<br>Alarm Type: Level                           |
| ALM7[24]    | FSI      | Safety Mechanism: PFlash ECC Alarm: Single Bit Correction Tracking Buffer Full Alarm Type: Level              |
| ALM7[25]    | FSI      | Safety Mechanism: PFlash ECC Alarm: Double Bit Correction Tracking Buffer Full Alarm Type: Level              |
| ALM7[26]    | FSI      | Safety Mechanism: PFlash ECC<br>Alarm: Multiple Bit Error Detection Tracking Buffer Full<br>Alarm Type: Level |
| ALM7[27]    | FSI      | Safety Mechanism: PFlash ECC<br>Alarm: Zero Bit Error Tracking Buffer Full<br>Alarm Type: Level               |



**Table 190** Alarm Mapping related to ALM7 group (cont'd)

| Alarm Index | Module | Safety Mechanism & Alarm Indication                                                                            |
|-------------|--------|----------------------------------------------------------------------------------------------------------------|
| ALM7[28]    | FSI    | Safety Mechanism: PFlash ECC Monitor<br>Alarm: PFlash ECC Error<br>Alarm Type: Level                           |
| ALM7[29]    | FSI    | Safety Mechanism: PFlash EDC Monitor<br>Alarm: PFlash EDC Error<br>Alarm Type: Level                           |
| ALM7[30]    | FSI    | Safety Mechanism: PFlash Configuration Monitor<br>Alarm: CPU FLASHCON Configuration Error<br>Alarm Type: Level |
| ALM7[31]    | FSI    | Safety Mechanism: PFlash Configuration Monitor<br>Alarm: Flash Stored Configuration Error<br>Alarm Type: Level |

### Alarm Mapping related to ALM8 group

Table 191 Alarm Mapping related to ALM8 group

| Alarm Index | Module | Safety Mechanism & Alarm Indication                                                                               |
|-------------|--------|-------------------------------------------------------------------------------------------------------------------|
| ALM8[0]     | SCU    | Safety Mechanism: Clock Monitor Alarm: OSC clock frequency out of range Alarm Type: Pulse                         |
| ALM8[1]     | CCU    | Safety Mechanism: Clock Monitor Alarm: Back-up clock out-of-range alarm Alarm Type: Level                         |
| ALM8[2]     | CCU    | Safety Mechanism: Clock Alive Monitor<br>Alarm: Back-up clock alive alarm<br>Alarm Type: Level                    |
| ALM8[3]     | SCU    | Safety Mechanism: PLL loss of lock detection<br>Alarm: System PLL DCO loss of lock event<br>Alarm Type: Pulse     |
| ALM8[4]     | SCU    | Safety Mechanism: PLL loss of lock detection<br>Alarm: Peripheral PLL DCO loss of lock event<br>Alarm Type: Pulse |
| ALM8[5]     | SCU    | Safety Mechanism: LBIST Safe Reset State Alarm: LBIST Alarm Alarm Type: Level                                     |
| ALM8[6]     | SCU    | Safety Mechanism: External Alarm Alarm: External Request Unit Alarm 0 Alarm Type: Pulse                           |
| ALM8[7]     | SCU    | Safety Mechanism: External Alarm<br>Alarm: External Request Unit Alarm 1<br>Alarm Type: Pulse                     |
| ALM8[8]     | SCU    | Safety Mechanism: External Alarm<br>Alarm: External Request Unit Alarm 2<br>Alarm Type: Pulse                     |



 Table 191
 Alarm Mapping related to ALM8 group (cont'd)

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                         |
|-------------|----------|---------------------------------------------------------------------------------------------|
| ALM8[9]     | SCU      | Safety Mechanism: External Alarm                                                            |
|             |          | Alarm: External Request Unit Alarm 3                                                        |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[10]    | SCU      | Safety Mechanism: Watchdog                                                                  |
|             |          | Alarm: CPU0 Watchdog Time-out                                                               |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[11]    | SCU      | Safety Mechanism: Watchdog                                                                  |
|             |          | Alarm: CPU1 Watchdog Time-out                                                               |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[12]    | SCU      | Safety Mechanism: Watchdog                                                                  |
|             |          | Alarm: CPU2 Watchdog Time-out                                                               |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[13]    | Reserved | Reserved                                                                                    |
| ALM8[15:14] | Reserved | Reserved                                                                                    |
| ALM8[16]    | SCU      | Safety Mechanism: Watchdog                                                                  |
|             |          | Alarm: Safety Watchdog Time-out                                                             |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[17]    | SCU      | Safety Mechanism: All Watchdogs                                                             |
|             |          | Alarm: Watchdog Time-out. This alarm is a logical OR over all                               |
|             |          | watchdog time-out alarms                                                                    |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[18]    | SCU      | Safety Mechanism: Lockstep Dual Rail Monitor                                                |
|             |          | Alarm: Dual Rail Error                                                                      |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[19]    | SCU      | Safety Mechanism: Emergency Stop                                                            |
|             |          | Alarm: External Emergency Stop Signal Event                                                 |
|             |          | Alarm Type: Pulse                                                                           |
| ALM8[20]    | SCU      | Safety Mechanism: Pad Monitor                                                               |
|             |          | Alarm: Pad Heating Alarm                                                                    |
|             |          | Alarm Type: Pulse                                                                           |
|             |          | Note: This alarm is triggered by the pad-heating enable signal of all                       |
|             |          | core supply-pads. It will also be triggered by the enable signal for                        |
|             |          | initialisation of security sensitive RAMs and TCU test enable signals                       |
| ALM8[21]    | SCU      | Safety Mechanism: LBIST Test Mode                                                           |
|             |          | Alarm: LBIST Test Mode Alarm                                                                |
|             |          | Alarm Type: Level  Note: This alarm is also set if TCU related signals are activated in the |
|             |          | SCU causing it to fail                                                                      |
| ALM8[22]    | INT      | Safety Mechanism: Interrupt Monitor                                                         |
|             | IINI     | Alarm: EDC Configuration and Data Path Error                                                |
|             |          | Alarm Type: Pulse                                                                           |
| ICC]OM IA   | DMA      | Safety Mechanism: DMA SRI ECC                                                               |
| ALM8[23]    | DIVIA    | Alarm: DMA SRI ECC Error                                                                    |
|             |          | Alarm Type: Pulse                                                                           |
|             |          |                                                                                             |



**Table 191** Alarm Mapping related to ALM8 group (cont'd)

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                                         |
|-------------|----------|-------------------------------------------------------------------------------------------------------------|
| ALM8[24]    | Reserved | Reserved                                                                                                    |
| ALM8[25]    | IOM      | Safety Mechanism: External Alarm<br>Alarm: Pin Mismatch Indication<br>Alarm Type: Level                     |
| ALM8[26]    | SCU      | Safety Mechanism: External Alarm<br>Alarm: External Request Unit Alarm 4<br>Alarm Type: Pulse               |
| ALM8[27]    | SCU      | Safety Mechanism: External Alarm<br>Alarm: External Request Unit Alarm 5<br>Alarm Type: Pulse               |
| ALM8[28]    | SCU      | Safety Mechanism: External Alarm<br>Alarm: External Request Unit Alarm 6<br>Alarm Type: Pulse               |
| ALM8[29]    | SCU      | Safety Mechanism: External Alarm<br>Alarm: External Request Unit Alarm 7<br>Alarm Type: Pulse               |
| ALM8[30]    | SCU      | Safety Mechanism: Core Domain Die Temperature Sensor<br>Alarm: Under Temperature Alarm<br>Alarm Type: Level |
| ALM8[31]    | SCU      | Safety Mechanism: Core Domain Die Temperature Sensor<br>Alarm: Over Temperature Alarm<br>Alarm Type: Level  |

### Alarm Mapping related to ALM9 group

Table 192 Alarm Mapping related to ALM9 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                           |  |  |
|-------------|----------|-----------------------------------------------------------------------------------------------|--|--|
| ALM9[0]     | PMS      | Safety Mechanism: Die Temperature Sensor<br>Alarm: Temperature Overflow<br>Alarm Type: Level  |  |  |
| ALM9[1]     | PMS      | Safety Mechanism: Die Temperature Sensor<br>Alarm: Temperature Underflow<br>Alarm Type: Level |  |  |
| ALM9[2]     | Reserved | Reserved                                                                                      |  |  |
| ALM9[3]     | Page 30  | Safety Mechanism: Voltage Monitor Alarm: Over-voltage Alarm Alarm Type: Level                 |  |  |
| ALM9[4]     | Reserved | Reserved                                                                                      |  |  |
| ALM9[5]     | Page 30  | Safety Mechanism: Voltage Monitor<br>Alarm: Under-voltage Alarm<br>Alarm Type: Level          |  |  |
| ALM9[14:6]  | Reserved | Reserved                                                                                      |  |  |



 Table 192
 Alarm Mapping related to ALM9 group (cont'd)

| Alarm Index Module |           | Safety Mechanism & Alarm Indication                                                                               |  |  |
|--------------------|-----------|-------------------------------------------------------------------------------------------------------------------|--|--|
| ALM9[15]           | Page 30   | Safety Mechanism: Voltage Monitor<br>Alarm: Short to Low/High Alarm<br>Alarm Type: Level                          |  |  |
| ALM9[16]           | Page 29   | Safety Mechanism: Voltage Monitor Alarm: Over-voltage Alarm Alarm Type: Level                                     |  |  |
| ALM9[17]           | Page 29   | Safety Mechanism: Voltage Monitor<br>Alarm: Under-voltage Alarm<br>Alarm Type: Level                              |  |  |
| ALM9[19:18]        | Reserved  | Reserved                                                                                                          |  |  |
| ALM9[20]           | Page 29   | Safety Mechanism: EMEM Monitor Alarm: Unexpected Write to EMEM Alarm Alarm Type: Pulse                            |  |  |
| ALM9[21]           | Page 29   | Safety Mechanism: SEP Control Logic Monitor<br>Alarm: SEP Control Logic Alarm<br>Alarm Type: Pulse                |  |  |
| ALM9[22]           | Page 29   | Safety Mechanism: SPU Lockstep Control Logic Input Monitor Alarm: SPU Configuration Error Alarm Alarm Type: Pulse |  |  |
| ALM9[23]           | SPULCKSTP | Safety Mechanism: Lockstep Alarm: Lockstep Comparator Alarm Alarm Type: Pulse                                     |  |  |
| ALM9[26:24]        | Reserved  | Reserved                                                                                                          |  |  |
| ALM9[27]           | Reserved  | Reserved                                                                                                          |  |  |
| ALM9[28]           | SPU0      | Safety Mechanism: SPU Safety Monitor Alarm: SPU0 Safety Alarm Alarm Type: Pulse                                   |  |  |
| ALM9[29]           | SPU1      | Safety Mechanism: SPU Safety Monitor<br>Alarm: SPU1 Safety Alarm<br>Alarm Type: Pulse                             |  |  |
| ALM9[30]           | RIF0      | Safety Mechanism: RIF Safety Monitor<br>Alarm: RIF0 Safety Alarm<br>Alarm Type: Pulse                             |  |  |
| ALM9[31]           | RIF1      | Safety Mechanism: RIF Safety Monitor Alarm: RIF1 Safety Alarm Alarm Type: Pulse                                   |  |  |



## Alarm Mapping related to ALM10 group

## Table 193 Alarm Mapping related to ALM10 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                |  |  |
|-------------|----------|------------------------------------------------------------------------------------|--|--|
| ALM10[0]    | Software | Safety Mechanism: Software Monitor<br>Alarm: Software Alarm 0<br>Alarm Type: Pulse |  |  |
| ALM10[1]    | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 1 Alarm Type: Pulse       |  |  |
| ALM10[2]    | Software | Safety Mechanism: Software Monitor<br>Alarm: Software Alarm 2<br>Alarm Type: Pulse |  |  |
| ALM10[3]    | Software | Safety Mechanism: Software Monitor<br>Alarm: Software Alarm 3<br>Alarm Type: Pulse |  |  |
| ALM10[4]    | Software | Safety Mechanism: Software Monitor<br>Alarm: Software Alarm 4<br>Alarm Type: Pulse |  |  |
| ALM10[5]    | Software | Safety Mechanism: Software Monitor<br>Alarm: Software Alarm 5<br>Alarm Type: Pulse |  |  |
| ALM10[6]    | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 6 Alarm Type: Pulse       |  |  |
| ALM10[7]    | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 7 Alarm Type: Pulse       |  |  |
| ALM10[8]    | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 8 Alarm Type: Pulse       |  |  |
| ALM10[9]    | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 9 Alarm Type: Pulse       |  |  |
| ALM10[10]   | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 10 Alarm Type: Pulse      |  |  |
| ALM10[11]   | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 11 Alarm Type: Pulse      |  |  |
| ALM10[12]   | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 12 Alarm Type: Pulse      |  |  |
| ALM10[13]   | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 13 Alarm Type: Pulse      |  |  |



**Table 193** Alarm Mapping related to ALM10 group (cont'd)

| Alarm Index Module |          | Safety Mechanism & Alarm Indication                                                                             |  |  |  |
|--------------------|----------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| ALM10[14]          | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 14 Alarm Type: Pulse                                   |  |  |  |
| ALM10[15]          | Software | Safety Mechanism: Software Monitor Alarm: Software Alarm 15 Alarm Type: Pulse                                   |  |  |  |
| ALM10[16]          | SMU_CORE | Safety Mechanism: Recovery Timer 0 Alarm: Timer Time-out Alarm Type: Pulse                                      |  |  |  |
| ALM10[17]          | SMU_CORE | Safety Mechanism: Recovery Timer 1 Alarm: Timer Time-out Alarm Type: Pulse                                      |  |  |  |
| ALM10[18]          | FSP      | Safety Mechanism: ErrorPin Alarm: ErrorPin Fault State Activation Alarm Type: Pulse                             |  |  |  |
| ALM10[19]          | Reserved | Reserved                                                                                                        |  |  |  |
| ALM10[20]          | CCU      | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop correctable error detected<br>Alarm Type: Level   |  |  |  |
| ALM10[21]          | Page 28  | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level |  |  |  |
| ALM10[22]          | Page 29  | Safety Mechanism: Access Enable Protection<br>Alarm: Access Enable error<br>Alarm Type: Pulse                   |  |  |  |
| ALM10[31:23]       | Reserved | Reserved                                                                                                        |  |  |  |

### Alarm Mapping related to ALM11 group

Table 194 Alarm Mapping related to ALM11 group

| Alarm Index | Module  | Safety Mechanism & Alarm Indication                                                               |  |  |
|-------------|---------|---------------------------------------------------------------------------------------------------|--|--|
| ALM11[0]    | Page 29 | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Address Phase Error Alarm Type: Pulse |  |  |
| ALM11[1]    | Page 29 | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Write Phase Error Alarm Type: Pulse   |  |  |
| ALM11[2]    | SRI     | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Address Phase Error Alarm Type: Pulse |  |  |
| ALM11[3]    | SRI     | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Write Phase Error Alarm Type: Pulse   |  |  |



**Table 194** Alarm Mapping related to ALM11 group (cont'd)

| Alarm Index  | Module      | Safety Mechanism & Alarm Indication                                                               |  |  |  |
|--------------|-------------|---------------------------------------------------------------------------------------------------|--|--|--|
| ALM11[4] DMU |             | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Address Phase Error Alarm Type: Pulse |  |  |  |
| ALM11[5]     | DMU         | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Write Phase Error Alarm Type: Pulse   |  |  |  |
| ALM11[6]     | SFIBRIDGE2  | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Address Phase Error Alarm Type: Pulse |  |  |  |
| ALM11[7]     | SFIBRIDGE2  | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Write Phase Error Alarm Type: Pulse   |  |  |  |
| ALM11[8]     | Reserved    | Reserved                                                                                          |  |  |  |
| ALM11[9]     | SFIBRIDGE1  | Safety Mechanism: SRI Error Detection Code (EDC) Alarm: EDC Read Phase Error Alarm Type: Pulse    |  |  |  |
| ALM11[10]    | Reserved    | Reserved                                                                                          |  |  |  |
| ALM11[11]    | Reserved    | Reserved                                                                                          |  |  |  |
| ALM11[12]    | converter_0 | Safety Mechanism: Converter Alarm: Phase Synchronizer Error Alarm Type: Level                     |  |  |  |
| ALM11[13]    | SRI         | Safety Mechanism: SRI SOTA Monitor<br>Alarm: SOTA Swap Error<br>Alarm Type: Pulse                 |  |  |  |
| ALM11[31:14] | Reserved    | Reserved                                                                                          |  |  |  |

## Alarm Mapping related to ALM20 group

Table 195 Alarm Mapping related to ALM20 group

| Alarm Index | Module   | Safety Mechanism & Alarm Indication                                                      |  |  |  |
|-------------|----------|------------------------------------------------------------------------------------------|--|--|--|
| ALM20[3:0]  | Reserved | Resreved                                                                                 |  |  |  |
| ALM20[4]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: VDD Over-voltage Alarm Alarm Type: Level        |  |  |  |
| ALM20[5]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: VDDPD Over-voltage Alarm Alarm Type: Level      |  |  |  |
| ALM20[6]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: VDDP3 Over-voltage Alarm Alarm Type: Level      |  |  |  |
| ALM20[7]    | PMS      | Safety Mechanism: Voltage Monitor<br>Alarm: VDDM Over-voltage Alarm<br>Alarm Type: Level |  |  |  |



**Table 195** Alarm Mapping related to ALM20 group (cont'd)

| Alarm Index  | Module   | Safety Mechanism & Alarm Indication  Safety Mechanism: Voltage Monitor Alarm: VEXT Over-voltage Alarm Alarm Type: Level |  |  |  |
|--------------|----------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| ALM20[8]     | PMS      |                                                                                                                         |  |  |  |
| ALM20[9]     | PMS      | Safety Mechanism: Voltage Monitor Alarm: VEVRSB Over-voltage Alarm Alarm Type: Level                                    |  |  |  |
| ALM20[10]    | PMS      | Safety Mechanism: Voltage Monitor<br>Alarm: VDD Under-voltage Alarm<br>Alarm Type: Level                                |  |  |  |
| ALM20[11]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: VDDPD Under-voltage Alarm Alarm Type: Level                                    |  |  |  |
| ALM20[12]    | PMS      | Safety Mechanism: Voltage Monitor<br>Alarm: VDDP3 Under-voltage Alarm<br>Alarm Type: Level                              |  |  |  |
| ALM20[13]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: VDDM Under-voltage Alarm Alarm Type: Level                                     |  |  |  |
| ALM20[14]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: VEXT Under-voltage Alarm Alarm Type: Level                                     |  |  |  |
| ALM20[15]    | PMS      | Safety Mechanism: Voltage Monitor<br>Alarm: VEVRSB Under-voltage Alarm<br>Alarm Type: Level                             |  |  |  |
| ALM20[31:16] | Reserved | Reserved                                                                                                                |  |  |  |

### Alarm Mapping related to ALM21 group

## Table 196 Alarm Mapping related to ALM21 group

| Alarm Index | ndex Module Safety Mechanism & Alarm Indication |                                                                                            |  |
|-------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|--|
| ALM21[0] h  | hsm                                             | Safety Mechanism: Voltage Monitor<br>Alarm: VDD Under-voltage Alarm<br>Alarm Type: Level   |  |
| ALM21[1]    | hsm                                             | Safety Mechanism: Voltage Monitor<br>Alarm: VDDP3 Under-voltage Alarm<br>Alarm Type: Level |  |
| ALM21[2]    | hsm                                             | Safety Mechanism: Voltage Monitor Alarm: VEXT Under-voltage Alarm Alarm Type: Level        |  |
| ALM21[3]    | hsm                                             | Safety Mechanism: Voltage Monitor<br>Alarm: VDD Over-voltage Alarm<br>Alarm Type: Level    |  |



 Table 196
 Alarm Mapping related to ALM21 group (cont'd)

| Alarm Index  | Module   | Safety Mechanism & Alarm Indication                                                                                                                                                                                                |  |  |
|--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ALM21[4]     | hsm      | Safety Mechanism: Voltage Monitor<br>Alarm: VDDP3 over-voltage Alarm<br>Alarm Type: Level                                                                                                                                          |  |  |
| ALM21[5]     | hsm      | Safety Mechanism: Voltage Monitor<br>Alarm: VEXT over-voltage Alarm<br>Alarm Type: Level                                                                                                                                           |  |  |
| ALM21[6]     | Reserved | Reserved                                                                                                                                                                                                                           |  |  |
| ALM21[7]     | Page 29  | Safety Mechanism: Safety Flip-flop<br>Alarm: Safety flip-flop uncorrectable error detected<br>Alarm Type: Level                                                                                                                    |  |  |
| ALM21[8]     | PMS      | Safety Mechanism: Die Temperature Sensor<br>Alarm: Temperature underflow<br>Alarm Type: Level                                                                                                                                      |  |  |
| ALM21[9]     | PMS      | Safety Mechanism: Die Temperature Sensor<br>Alarm: Temperature overflow<br>Alarm Type: Level                                                                                                                                       |  |  |
| ALM21[10]    | PMS      | Safety Mechanism: Register Access Protection<br>Alarm: Access Protection violation<br>Alarm Type: Pulse                                                                                                                            |  |  |
| ALM21[11]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: EVRC Short to Low Alarm Alarm Type: Level                                                                                                                                                 |  |  |
| ALM21[12]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: EVRC Short to High Alarm Alarm Type: Level                                                                                                                                                |  |  |
| ALM21[13]    | PMS      | Safety Mechanism: Voltage Monitor Alarm: EV33 Short to Low Alarm Alarm Type: Level                                                                                                                                                 |  |  |
| ALM21[14]    | PMS      | Safety Mechanism: Voltage Monitor<br>Alarm: EV33 Short to High Alarm<br>Alarm Type: Level                                                                                                                                          |  |  |
| ALM21[15]    | CCU      | Safety Mechanism: Clock Alive Monitor Alarm: PLLx/fSPB Alive Alarm (provided on fBACK clock with x = 02) Alarm Type: Level Note: This alarm is also set if TCU related signals are activated in the CCU causing the clocks to fail |  |  |
| ALM21[16]    | SMU_CORE | Safety Mechanism: SMU_core Alive Monitor Alarm: SMU_core Alive Alarm Alarm Type: Pulse                                                                                                                                             |  |  |
| ALM21[31:17] | Reserved | Reserved                                                                                                                                                                                                                           |  |  |

## 15.5 Connectivity



Table 197 Connections of SMU

| Interface Signals | conn | ects             | Description                                                  |
|-------------------|------|------------------|--------------------------------------------------------------|
| SMU:FSP(0)        | to   | P33.8:HWOUT(0)   | FSP[10] Output Signals - Generated by SMU_core               |
| SMU:FSP(1)        | to   | P33.10:HWOUT(0)  | FSP[10] Output Signals - Generated by SMU_core               |
| SMU:FSP_STS(0)    | from | P33.8:IN         | FSP Status Input - Shows the actual state of the FSP ErroPin |
| SMU:FSP_STS(1)    | from | P33.10:IN        | FSP Status Input - Shows the actual state of the FSP ErroPin |
| SMU:RUNSTATE      | to   | SCU:smu_wdt_run  | SMU_core RUN state indication                                |
| SMU:INT(2:0)      | to   | INT:smu.INT(2:0) | SMU Service Request                                          |

# 15.6 Revision History

## Table 198 Revision History

| Reference           | Change to Previous Version                                                       | Comment |
|---------------------|----------------------------------------------------------------------------------|---------|
| V4.0.17             |                                                                                  |         |
| Page 42             | Updated description of ALM9[22]                                                  |         |
| Page 47             | Updated description of ALM21[0] and ALM21[3]                                     |         |
| Page 29             | Updated PMS Pre-Alarm Mapping table                                              |         |
| Page 47             | Added description of ALM21[6]                                                    |         |
| V4.0.18             |                                                                                  | ,       |
| Page 40             | Updated description of ALM8[20]                                                  |         |
| Page 34             | Added ALM2[2] in Alarm Mapping table                                             |         |
| Page 17             | Removed bits [18] and [19] from SMU_AG7***                                       |         |
| Page 1              | Missing blank fixed                                                              |         |
| V4.0.19             |                                                                                  |         |
| Page 25,<br>Page 38 | Added FSI_RAM Alarms ALM7[0:2] which were not documented in the previous version |         |
| Page 31             | Added Alarm Types in Alarm Mapping Tables                                        |         |
| Page 2              | Typo fixed, no functional change                                                 |         |
| Page 49             | Revision History updated                                                         |         |
| V4.0.20             |                                                                                  |         |
| _                   | No functional changes.                                                           |         |
| V4.0.21             |                                                                                  | ı       |
| _                   | No functional changes.                                                           |         |
| V4.0.22             |                                                                                  | ,       |
| Page 32,            | Updated description of ALM1[0], ALM1[2], ALM2[0] and ALM2[2]                     |         |

## **AURIX™ TC35x**



### Safety Management Unit (SMU)

## **Table 198 Revision History** (cont'd)

| Reference | Change to Previous Version     | Comment |
|-----------|--------------------------------|---------|
| V4.0.23   |                                |         |
| Page 36   | Updated description of ALM6[8] |         |



### 16 Interrupt Router (IR)

This chapter supplements the family documentation whith device specific information for TC35x.

The Interrupt Router allocates two address ranges

- Interrupt Router System and OTGM register address range: 2 \* 256 byte address range covering the Interrupt Router system registers, ICU control registers and OTGM registers (Chapter 16.2)
- SRC register address range: 8 KByte address range covering the Service Request Control registers (Chapter 16.4)

## 16.1 TC35x Specific Interrupt Router Configuration

### Table 199 TC35x specific configuration of INT

| Parameter                             | INT |
|---------------------------------------|-----|
| Number of Interrupt Service Providers | 4   |
| Number of SRB groups                  | 3   |

#### Table 200 TC35x specific configuration of SRC

| Parameter                       | SRC  |
|---------------------------------|------|
| Number of Service Request Nodes | 1024 |



### 16.2 TC35x Specific Control Registers

This chapter describes the TC35x specific Interrupt Router system, OTGM and ICU registers

#### **List of used Access Protection Register abbreviations**

- P0 -> ACCEN\_SRBx, write protection of the related SRBx register. Number of Service Request Broadcast registers (SRB) and the related ACCEN\_SRB registers is equal to the number of implemented TriCore CPUs.
- P1 -> ACCEN\_CONFIG, write protection of all SRCx[15:0] and ICUx Error Capture registers (ECRx)
- P2 -> ACCEN\_SRC\_TOSx, write protects bits [31:16] of all SRCs that are mapped to TOSx (SCR.TOS=x). For each implemented Interrupt Control Unit, one ACCEN\_SRC\_TOSx register is implemented.

Note:

A violation of the access protection will not be executed (e.g. a write to a 'Px'/ACCEN protected register by an SPB access with a disabled Master TAG-ID). In this case an access protection error is signaled to the SMU. Beside this signaling to the SMU, no other error, interrupt or trap is generated.

#### **Interrupt Router Module Registers**



Figure 5 Interrupt Router module registers (SRC registers are described in Chapter 16.4)

### Table 201 Register Address Space - INT

| Module | Base Address          | End Address           | Note                            |
|--------|-----------------------|-----------------------|---------------------------------|
| INT    | F0037000 <sub>H</sub> | F0037FFF <sub>H</sub> | IR Status and Control Registers |



Table 202 Register Overview - INT (ascending Offset Address)

| Short Name                     | Long Name                                                          | Offset                     | Access     | Mode  | Reset                | Page                  |  |
|--------------------------------|--------------------------------------------------------------------|----------------------------|------------|-------|----------------------|-----------------------|--|
|                                |                                                                    | Address                    | Read Write |       |                      | Number                |  |
| INT_ID                         | Module Identification<br>Register                                  | 0008 <sub>H</sub>          | U,SV       | nBE   | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_SRBx<br>(x=0-2)            | Service Request Broadcast<br>Register x                            | 0010 <sub>H</sub> +x<br>*4 | U,SV       | SV,P0 | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OOBS                       | OTGM OTGB0/1 Status                                                | 0080 <sub>H</sub>          | U,SV       | nBE   | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OSSIC                      | OTGM SSI Control                                                   | 0084 <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OIXTS                      | OTGM IRQ MUX Trigger Set<br>Select                                 | 0088 <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OIXMS                      | OTGM IRQ MUX Missed IRQ<br>Select                                  | 008C <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OIXS0                      | OTGM IRQ MUX Select 0                                              | 0090 <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OIXS1                      | OTGM IRQ MUX Select 1                                              | 0094 <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OIT                        | OTGM IRQ Trace                                                     | 00A0 <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | 5                     |  |
| INT_OMISP                      | OTGM MCDS I/F Sensitivity<br>Posedge                               | 00A4 <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_OMISN                      | OTGM MCDS I/F Sensitivity<br>Negedge                               | 00A8 <sub>H</sub>          | U,SV       | SV    | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_ACCEN_CON<br>FIG0          | Access Enable covering all INT_ECRx and all SRCy[15:0], Register 0 | 00F0 <sub>H</sub>          | U,SV       | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_ACCEN_CON<br>FIG1          | Access Enable covering all INT_ECRx and all SRCy[15:0], Register 1 | 00F4 <sub>H</sub>          | U,SV       | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |
| INT_ACCEN_SRB<br>x0<br>(x=0-2) | Access Enable covering<br>SRBx, Register 0                         | 0100 <sub>H</sub> +x<br>*8 | U,SV       | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |

## **AURIX™ TC35x**



**Table 202** Register Overview - INT (ascending Offset Address) (cont'd)

| <b>Short Name</b>                  | Long Name                                                               | Offset                                   | Access | Mode  | Reset                | Page                  |
|------------------------------------|-------------------------------------------------------------------------|------------------------------------------|--------|-------|----------------------|-----------------------|
|                                    |                                                                         | Address                                  | Read   | Write |                      | Number                |
| INT_ACCEN_SRB<br>x1<br>(x=0-2)     | Access Enable covering<br>SRBx, Register 1                              | 0104 <sub>H</sub> +x<br>*8               | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |
| INT_ACCEN_SRC<br>_TOSx0<br>(x=0-3) | Access Enable covering all<br>SRCx[31:16] mapped to<br>ICUx, Register 0 | 0180 <sub>H</sub> +x<br>*8               | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |
| INT_ACCEN_SRC<br>_TOSx1<br>(x=0-3) | Access Enable covering all<br>SRCx[31:16] mapped to<br>ICUx, Register 1 | 0184 <sub>H</sub> +x<br>*8               | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |
| INT_LWSRx<br>(x=0-3)               | Latest Winning Service<br>Request Register x, related<br>to ICUx        | 0200 <sub>H</sub> +x<br>*10 <sub>H</sub> | U,SV   | nBE   | Application<br>Reset | See<br>Family<br>Spec |
| INT_LASRx<br>(x=0-3)               | Last Acknowledged Service<br>Request Register x, related<br>to ICUx     | 0204 <sub>H</sub> +x<br>*10 <sub>H</sub> | U,SV   | nBE   | Application<br>Reset | See<br>Family<br>Spec |
| INT_ECRx<br>(x=0-3)                | Error Capture Register x, related to ICUx                               | 0208 <sub>H</sub> +x<br>*10 <sub>H</sub> | U,SV   | SV,P1 | Application<br>Reset | See<br>Family<br>Spec |



#### **TC35x Specific Registers** 16.3

#### **IR Status and Control Registers** 16.3.1

### **OTGM IRQ Trace**

INT\_O **OTGM** 

| O. |   | _  | IT<br>IRC | ) Tr | ace |    |    |    |    |    |    |     |    |    | (0 | )OA( | ) <sub>H</sub> ) |    |    |    |    | Ар | plic | ati | on F    | ?es | et V | alu      | e: 0 | 000 | 00 ( | 00 <sub>H</sub> |
|----|---|----|-----------|------|-----|----|----|----|----|----|----|-----|----|----|----|------|------------------|----|----|----|----|----|------|-----|---------|-----|------|----------|------|-----|------|-----------------|
| 3  | 1 | 30 | 29        | 28   | 27  | 26 | 25 | 24 | 23 | 22 | 21 | 20  | 19 | 18 | 17 | 16   | 15               | 14 | 13 | 12 | 11 | 10 | 9    | 8   | 7       | 6   | 5    | 4        | 3    | 2   | 1    | 0               |
|    | , |    | ı.        |      |     |    |    | •  | D  |    |    | i i |    |    |    |      | 0E<br>1          |    |    | D  |    | 1  | ros: | L   | 0E<br>0 |     |      | <b>D</b> |      | 7   | ΓOS  | <b>o</b>        |
| 1  |   |    | -1        | -    |     | 1  |    |    | r  | 1  | 1  |     |    |    | 1  | 1    | rw               | 1  |    | r  |    |    | rw   |     | rw      |     |      | r        |      |     | rw   |                 |

| Field | Bits   | Туре | Description                                      |
|-------|--------|------|--------------------------------------------------|
| TOS0  | 2:0    | rw   | Type of Service for Observation on OTGB0         |
|       |        |      | Trigger Set TS16_SP                              |
|       |        |      | Family concept encoding, compatible with SRC.TOS |
|       |        |      | 000 <sub>B</sub> CPU0 service is observed        |
|       |        |      | 001 <sub>B</sub> DMA service is observed         |
|       |        |      | 010 <sub>B</sub> CPU1 service is observed        |
|       |        |      | 011 <sub>B</sub> CPU2 service is observed        |
|       |        |      | others, Reserved (no action)                     |
| OE0   | 7      | rw   | Output Enable for OTGB0                          |
|       |        |      | 0 <sub>B</sub> Disabled                          |
|       |        |      | 1 <sub>B</sub> Enabled                           |
| TOS1  | 10:8   | rw   | Type of Service for Observation on OTGB1         |
|       |        |      | Trigger Set TS16_SP                              |
|       |        |      | Family concept encoding, compatible with SRC.TOS |
|       |        |      | 000 <sub>B</sub> CPU0 service is observed        |
|       |        |      | 001 <sub>B</sub> DMA service is observed         |
|       |        |      | 010 <sub>B</sub> CPU1 service is observed        |
|       |        |      | 011 <sub>B</sub> CPU2 service is observed        |
|       |        |      | others, Reserved (no action)                     |
| OE1   | 15     | rw   | Output Enable for OTGB1                          |
|       |        |      | 0 <sub>B</sub> Disabled                          |
|       |        |      | 1 <sub>B</sub> Enabled                           |
| 0     | 6:3,   | r    | Reserved                                         |
|       | 14:11, |      | Read as 0; must be written with 0.               |
|       | 31:16  |      |                                                  |



### 16.4 TC35x Specific Service Request Control (SRC) registers

#### This chapter describes the TC35x Service Request Control (SRC) registers.

**Table 204** shows all registers associated with the Interrupt Router module in the device. This chapter describes the Service Request Control registers including:

- Mapping of Aurix module interrupt triggers to SRC
- SRC offsets
- The index number of an SRC can be calculated with the SRC Offset: Index(SRC) = <SRC Address Offset> / 4

### **List of used Access Protection Register abbreviations**

- P0 -> ACCEN\_SRBx, write protection of the related SRBx register. Number of Service Request Broadcast registers (SRB) and the related ACCEN\_SRB registers is equal to the number of implemented TriCore CPUs.
- P1 -> ACCEN\_CONFIG, write protection of all SRCx[15:0] and ICUx Error Capture registers (ECRx)
- P2 -> ACCEN\_SRC\_TOSx, write protects bits [31:16] of all SRCs that are mapped to TOSx (SCR.TOS=x). For each implemented Interrupt Control Unit, one ACCEN\_SRC\_TOSx register is implemented.

Note:

A violation of the access protection will not be executed (e.g. a write to a 'Px'/ACCEN protected register from a disabled master). In this case an access protection error is signaled to the SMU. Beside this signaling to the SMU, no other error, interrupt or trap is generated.

Table 203 Register Address Space - SRC

| Module | Base Address          | <b>End Address</b>    | Note                                       |
|--------|-----------------------|-----------------------|--------------------------------------------|
| SRC    | F0038000 <sub>H</sub> | F0039FFF <sub>H</sub> | IR Service Request Control Registers (SRC) |

#### Table 204 Register Overview - SRC (ascending Offset Address)

| <b>Short Name</b>     | Long Name                                                                      | Offset                       | Access | Mode     | Reset                | Page   |
|-----------------------|--------------------------------------------------------------------------------|------------------------------|--------|----------|----------------------|--------|
|                       |                                                                                | Address                      | Read   | Write    |                      | Number |
| SRC_CPUxSB (x=0-2)    | CPUx Software Breakpoint<br>Service Request                                    | 00000 <sub>H</sub> +<br>x*4  | U,SV   | SV,P1,P2 | Debug Reset          | 10     |
| SRC_BCUSPB            | SBCU Service Request (SPB<br>Bus Control Unit)                                 | 00020 <sub>H</sub>           | U,SV   | SV,P1,P2 | Debug Reset          | 10     |
| SRC_BCUBBB            | EBCU Service Request (BBB<br>Bus Control Unit, on ED and<br>ADAS devices only) | 00024 <sub>H</sub>           | U,SV   | SV,P1,P2 | Debug Reset          | 10     |
| SRC_AGBT              | AGBT Service Request (on ED devices only)                                      | 0002C <sub>H</sub>           | U,SV   | SV,P1,P2 | Debug Reset          | 10     |
| SRC_XBAR0             | SRI Domain 0 Service<br>Request                                                | 00030 <sub>H</sub>           | U,SV   | SV,P1,P2 | Debug Reset          | 10     |
| SRC_CERBERUSy (y=0-1) | Cerberus Service Request y                                                     | 00040 <sub>H</sub> +<br>y*4  | U,SV   | SV,P1,P2 | Debug Reset          | 10     |
| SRC_ASCLINxTX (x=0-3) | ASCLINx Transmit Service<br>Request                                            | 00050 <sub>H</sub> +<br>x*12 | U,SV   | SV,P1,P2 | Application<br>Reset | 10     |
| SRC_ASCLINxRX (x=0-3) | ASCLINx Receive Service<br>Request                                             | 00054 <sub>H</sub> +<br>x*12 | U,SV   | SV,P1,P2 | Application<br>Reset | 10     |



**Table 204** Register Overview - SRC (ascending Offset Address) (cont'd)

| <b>Short Name</b>             | Long Name                                   | Offset                                             | Access     | Mode     | Reset                | Page  |  |
|-------------------------------|---------------------------------------------|----------------------------------------------------|------------|----------|----------------------|-------|--|
|                               |                                             | Address                                            | Read Write |          |                      | Numbe |  |
| SRC_ASCLINXER<br>R<br>(x=0-3) | ASCLINx Error Service<br>Request            | 00058 <sub>H</sub> +<br>x*12                       | U,SV       | SV,P1,P2 | Application<br>Reset | 10    |  |
| SRC_MTUDONE                   | MTU Done Service Request                    | 000EC <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 10    |  |
| SRC_QSPIxTX<br>(x=0-3)        | QSPIx Transmit Service<br>Request           | 000F0 <sub>H</sub> +<br>x*14 <sub>H</sub>          | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_QSPIxRX<br>(x=0-3)        | QSPIx Receive Service<br>Request            | 000F4 <sub>H</sub> +<br>x*14 <sub>H</sub>          | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_QSPIxERR<br>(x=0-3)       | QSPIx Error Service Request                 | 000F8 <sub>H</sub> +<br>x*14 <sub>H</sub>          | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_QSPIxPT<br>(x=0-3)        | QSPIx Phase Transition<br>Service Request   | 000FC <sub>H</sub> +<br>x*14 <sub>H</sub>          | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_QSPIxU<br>(x=0-3)         | QSPIx User Defined Service<br>Request       | 00100 <sub>H</sub> +<br>x*14 <sub>H</sub>          | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_QSPI2HC                   | QSPI2 High Speed Capture<br>Service Request | 00178 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_QSPI3HC                   | QSPI3 High Speed Capture<br>Service Request | 0017C <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_I2CxDTR<br>(x=0)          | I2Cx Data Transfer Request                  | 00220 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_I2CxERR<br>(x=0)          | I2Cx Error Service Request                  | 00224 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_I2CxP<br>(x=0)            | I2Cx Protocol Service<br>Request            | 00228 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 13    |  |
| SRC_CCU6xSRy<br>(x=0-1;y=0-3) | CCUx Service Request y                      | 002C0 <sub>H</sub> +<br>x*10 <sub>H</sub> +y*<br>4 | U,SV       | SV,P1,P2 | Application<br>Reset | 15    |  |
| SRC_GPT120CIR<br>Q            | GPT120 CAPREL Service<br>Request            | 002E0 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 15    |  |
| SRC_GPT120T2                  | GPT120 Timer 2 Service<br>Request           | 002E4 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 15    |  |
| SRC_GPT120T3                  | GPT120 Timer 3 Service<br>Request           | 002E8 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 15    |  |
| SRC_GPT120T4                  | GPT120 Timer 4 Service<br>Request           | 002EC <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 15    |  |
| SRC_GPT120T5                  | GPT120 Timer 5 Service<br>Request           | 002F0 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 15    |  |
| SRC_GPT120T6                  | GPT120 Timer 6 Service<br>Request           | 002F4 <sub>H</sub>                                 | U,SV       | SV,P1,P2 | Application<br>Reset | 15    |  |



**Table 204** Register Overview - SRC (ascending Offset Address) (cont'd)

| Short Name                          | Long Name                                                     | Offset                                             | Access | Mode     | Reset                | Page   |  |  |
|-------------------------------------|---------------------------------------------------------------|----------------------------------------------------|--------|----------|----------------------|--------|--|--|
|                                     |                                                               | Address                                            | Read   | Write    |                      | Number |  |  |
| SRC_STMxSRy<br>(x=0-2;y=0-1)        | System Timer x Service<br>Request y                           | 00300 <sub>H</sub> +<br>x*8+y*4                    | U,SV   | SV,P1,P2 | Application<br>Reset | 15     |  |  |
| SRC_FCE0                            | FCE0 Error Service Request                                    | 00330 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 15     |  |  |
| SRC_DMAERRy<br>(y=0-3)              | DMA Error Service Request y                                   | 00340 <sub>H</sub> +<br>y*4                        | U,SV   | SV,P1,P2 | Application<br>Reset | 15     |  |  |
| SRC_DMACHy<br>(y=0-63)              | DMA Channel y Service<br>Request                              | 00370 <sub>H</sub> +<br>y*4                        | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_GETHy<br>(y=0-9)                | GETH Service Request y                                        | 00580 <sub>H</sub> +<br>y*4                        | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_CANXINTy<br>(x=0-1;y=0-15)      | CANx Service Request y                                        | 005B0 <sub>H</sub> +<br>x*40 <sub>H</sub> +y*<br>4 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_VADCGxSRy<br>(x=0-1;y=0-3)      | EVADC Group x Service<br>Request y                            | 00670 <sub>H</sub> +<br>x*10 <sub>H</sub> +y*<br>4 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_VADCCGxSR<br>y<br>(x=0-1;y=0-3) | EVADC Common Group x<br>Service Request y                     | 00750 <sub>H</sub> +<br>x*10 <sub>H</sub> +y*<br>4 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_ERAYxINT0<br>(x=0)              | E-RAY x Service Request 0                                     | 00800 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_ERAYxINT1 (x=0)                 | E-RAY x Service Request 1                                     | 00804 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_ERAYxTINT0 (x=0)                | E-RAY x Timer Interrupt 0<br>Service Request                  | 00808 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_ERAYxTINT1<br>(x=0)             | E-RAY x Timer Interrupt 1<br>Service Request                  | 0080C <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_ERAYXNDAT<br>0<br>(x=0)         | E-RAY x New Data 0 Service<br>Request                         | 00810 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 18     |  |  |
| SRC_ERAYxNDAT<br>1<br>(x=0)         | E-RAY x New Data 1 Service<br>Request                         | 00814 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |  |  |
| SRC_ERAYxMBSC<br>0<br>(x=0)         | E-RAY x Message Buffer<br>Status Changed 0 Service<br>Request | 00818 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |  |  |
| SRC_ERAYxMBSC<br>1<br>(x=0)         | E-RAY x Message Buffer<br>Status Changed 1 Service<br>Request | 0081C <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |  |  |
| SRC_ERAYxOBUS Y (x=0)               | E-RAY x Output Buffer Busy                                    | 00820 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |  |  |

## **AURIX™ TC35x**



Table 204 Register Overview - SRC (ascending Offset Address) (cont'd)

| Short Name                         | Long Name                                      | Offset                                             | Access | Mode     | Reset                | Page   |
|------------------------------------|------------------------------------------------|----------------------------------------------------|--------|----------|----------------------|--------|
|                                    |                                                | Address                                            | Read   | Write    |                      | Number |
| SRC_ERAYxIBUSY (x=0)               | E-RAY x Input Buffer Busy                      | 00824 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |
| SRC_DMUHOST                        | DMU Host Service Request                       | 00860 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |
| BRC_DMUFSI DMU FSI Service Request |                                                | 00864 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |
| SRC_HSMy<br>(y=0-1)                | HSM Service Request y                          | 00870 <sub>H</sub> +<br>y*4                        | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |
| SRC_SCUERUx<br>(x=0-3)             | SCU ERU Service Request x                      | 00880 <sub>H</sub> +<br>x*4                        | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |
| SRC_PMSDTS                         | PMS DTS Service Request                        | 008AC <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 20     |
| SRC_PMSx<br>(x=0-3)                | Power Management System<br>Service Request x   | 008B0 <sub>H</sub> +<br>x*4                        | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_SCR                            | Stand By Controller Service<br>Request         | 008C0 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_SMUy<br>(y=0-2)                | SMU Service Request y                          | 008D0 <sub>H</sub> +<br>y*4                        | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_HSPDM0BF<br>R                  | HSPDM0 Buffer Service<br>Request               | 00900 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_HSPDM0RA<br>MP                 | HSPDM0 RAMP Events<br>Service Request          | 00904 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_HSPDM0ER<br>R                  | HSPDM0 Error / RAM<br>Overflow Service Request | 00908 <sub>H</sub>                                 | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_RIFxERR<br>(x=0-1)             | Radar Interface x Error<br>Service Request     | 00970 <sub>H</sub> +<br>x*8                        | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_RIFxINT<br>(x=0-1)             | Radar Interface x Service<br>Request           | 00974 <sub>H</sub> +<br>x*8                        | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_SPUxINT<br>(x=0-1)             | SPU x Service Request                          | 00980 <sub>H</sub> +<br>x*8                        | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_SPUxERR<br>(x=0-1)             | SPU x Error Service Request                    | 00984 <sub>H</sub> +<br>x*8                        | U,SV   | SV,P1,P2 | Application<br>Reset | 23     |
| SRC_GPSRxy<br>(x=0-2;y=0-7)        | General Purpose Group x<br>Service Request y   | 00990 <sub>H</sub> +<br>x*20 <sub>H</sub> +y*<br>4 | U,SV   | SV,P1,P2 | Application<br>Reset | 25     |



## 16.5 TC35x Specific Registers

## 16.5.1 IR Service Request Control Registers (SRC)

## **CPUx Software Breakpoint Service Request**

| SRC_C                                                                                                     | PUxSB                                                                                                            | (x=0-2  | )       |        |        |         |                     |                  |    |    |           |         |         |         |                   |
|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------|---------|--------|--------|---------|---------------------|------------------|----|----|-----------|---------|---------|---------|-------------------|
| CPUx S                                                                                                    | oftwa                                                                                                            | re Brea | kpoint  | Servi  | e Requ | uest (0 | 0000 <sub>H</sub>   | + x*4)           |    |    | Deb       | ug Res  | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_B                                                                                                     |                                                                                                                  |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
| SBCU S                                                                                                    |                                                                                                                  | -       | st [SPE | Bus C  | ontrol | Unit)   | (0002               | 0 <sub>H</sub> ) |    |    | Deb       | ug Res  | et Valu | e: 0000 | 0000 <sub>H</sub> |
| _                                                                                                         | SRC_BCUBBB  FRCII Service Dequest [BBB Bus Control Unit on ED and ADAS devices only)(00024 \ Debug Beset Value)  |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
|                                                                                                           | EBCU Service Request [BBB Bus Control Unit, on ED and ADAS devices only)(00024 <sub>H</sub> ) Debug Reset Value: |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
|                                                                                                           | 0000 0000 <sub>H</sub><br>SRC_AGBT                                                                               |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
|                                                                                                           | <del>-</del>                                                                                                     |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
| AGBT Service Request [on ED devices only) (0002C <sub>H</sub> ) Debug Reset Value: 0000 0000 <sub>H</sub> |                                                                                                                  |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
| SRC_XBAR0 SPI Domain 0 Service Pequest (00020 ) Debug Peset Value: 0000 0000                              |                                                                                                                  |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
| SRI Domain 0 Service Request (00030 <sub>H</sub> ) Debug Reset Value: 0000 000 SRC_CERBERUSy (y=0-1)      |                                                                                                                  |         |         |        |        |         |                     |                  |    |    |           |         |         | OUUUH   |                   |
| _                                                                                                         |                                                                                                                  |         | •       | ,      |        | (0      | 0040                | +v*4)            |    |    | Deb       | ug Reso | et Valu | e: 0000 | 0000              |
| Cerberus Service Request y (00040 <sub>H</sub> +y*4) Debug Reset Value: 0000 0000 SRC_ASCLINxTX (x=0-3)   |                                                                                                                  |         |         |        |        |         |                     |                  |    |    |           |         | Н       |         |                   |
| _                                                                                                         | ASCLINX Transmit Service Request (00050 <sub>H</sub> +x*12) Application Reset Value: 0000 0000 <sub>H</sub>      |         |         |        |        |         |                     |                  |    |    |           |         |         | 0000    |                   |
| SRC_A                                                                                                     | SCLINX                                                                                                           | RX (x=  | 0-3)    | •      |        | •       | "                   | •                |    | -  | •         |         |         |         |                   |
| ASCLIN                                                                                                    | lx Rece                                                                                                          | ive Se  | rvice R | equest | :      | (0      | 0054 <sub>H</sub> + | -x*12)           |    | Ap | plicatio  | on Res  | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_A                                                                                                     | SCLINX                                                                                                           | ERR (x  | =0-3)   |        |        |         |                     |                  |    |    |           |         |         |         |                   |
| ASCLIN                                                                                                    | lx Erro                                                                                                          | r Servi | ce Req  | uest   |        | (0      | 0058 <sub>н</sub> + | -x*12)           |    | Ap | plicatio  | on Res  | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_M                                                                                                     |                                                                                                                  |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |
| MTU D                                                                                                     | one Se                                                                                                           | rvice R | equest  |        |        |         | (000E               | C <sub>H</sub> ) |    | Ap | plication | on Res  | et Valu | e: 0000 | 0000 <sub>H</sub> |
| 31                                                                                                        | 30                                                                                                               | 29      | 28      | 27     | 26     | 25      | 24                  | 23               | 22 | 21 | 20        | 19      | 18      | 17      | 16                |
|                                                                                                           | SWSC                                                                                                             | 61116   | IOVCL   | 1017   |        | a       |                     |                  | _  |    |           |         |         |         |                   |
| 0                                                                                                         | LR                                                                                                               | SWS     | R       | IOV    | SETR   | CLRR    | SRR                 |                  | 0  |    |           |         | ECC     |         |                   |
| r                                                                                                         | W                                                                                                                | rh      | W       | rh     | W      | W       | rh                  |                  | r  | 1  |           | 1       | rwh     |         |                   |
| 15                                                                                                        | 14                                                                                                               | 13      | 12      | 11     | 10     | 9       | 8                   | 7                | 6  | 5  | 4         | 3       | 2       | 1       | 0                 |
| (                                                                                                         | )                                                                                                                |         | TOS     |        | SRE    | (       | )                   |                  |    |    | SR        | PN      |         |         |                   |
| L                                                                                                         |                                                                                                                  |         |         |        |        |         |                     |                  |    |    |           |         |         |         |                   |



| Field | Bits  | Туре                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRPN  | 7:0   | The SRPN bit service reques configuration $00_H$ -> Service  FF <sub>H</sub> -> Service  Notes  1. For a CPU For a DMA 2. For DMA, | Service Request Priority Number  The SRPN bit field defines the priority of a service request with respect to service requests with to the same service provider (same SRC.TOS configuration):  00 <sub>H</sub> -> Service request is on lowest priority  FF <sub>H</sub> -> Service request is on highest priority  Notes  1. For a CPU 01 <sub>H</sub> is the lowest priority as 00 <sub>H</sub> is never serviced. For a DMA 00 <sub>H</sub> triggers channel 0.  2. For DMA, SRPN must not be greater than the highest implemented DMA channel number. |
| SRE   | 10    | rw                                                                                                                                 | Service Request Enable  0 <sub>B</sub> Service request is disabled  1 <sub>B</sub> Service request is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TOS   | 13:11 | rw                                                                                                                                 | Type of Service Control  The TOS bit field configuration maps a Service Request to an Interrupt Service Provider:  000 <sub>B</sub> CPU0 service is initiated  001 <sub>B</sub> DMA service is initiated  010 <sub>B</sub> CPU1 service is initiated  011 <sub>B</sub> CPU2 service is initiated  Others, Reserved (no action)                                                                                                                                                                                                                             |
| ECC   | 20:16 | rwh                                                                                                                                | <ul> <li>Error Correction Code</li> <li>The ECC bit field will be updated by the SRN under the following conditions:</li> <li>Write or Read-Modify-Write to SRC[31:0]</li> <li>Write to SRC[15:0] (16-bit write)</li> <li>Write to SRC[15:8] or write to SRC[7:0] (byte write)</li> </ul>                                                                                                                                                                                                                                                                  |
| SRR   | 24    | rh                                                                                                                                 | Service Request Flag The SRR bit shows the status of the Service Request.  0 <sub>B</sub> No service request is pending 1 <sub>B</sub> A service request is pending                                                                                                                                                                                                                                                                                                                                                                                        |
| CLRR  | 25    | w                                                                                                                                  | Request Clear Bit The CLRR bit is required to reset SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SRR; bit value is not stored; read always returns 0; no action if SETR is set in parallel.                                                                                                                                                                                                                                                                                                                                                         |
| SETR  | 26    | w                                                                                                                                  | Request Set Bit The SETR bit is required to set SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Set SRR and SWS; SRR bit value is not stored; read always returns 0; no action if CLRR is set in parallel.                                                                                                                                                                                                                                                                                                                                                   |

## **AURIX™ TC35x**



| Field  | Bits                           | Туре | Description                                                                                                                                                                                                                                                                              |
|--------|--------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOV    | 27                             | rh   | Interrupt Trigger Overflow Bit The IOV bit is set by HW if a new service request was triggered via interrupt trigger or SETR bit while the SRN has still an pending service request.  O <sub>B</sub> No Interrupt Trigger Overflow detected  1 <sub>B</sub> Interrupt Overflow Detected. |
| IOVCLR | 28                             | w    | Interrupt Trigger Overflow Clear Bit IOVCLR is required to reset IOV.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear IOV; bit value is not stored; read always returns 0.                                                                                                                |
| SWS    | 29                             | rh   | SW Sticky Bit The Software Sticky Bit is set when the SRR bit has been set via the SETR bit. This bit can be cleared by writing with 1 to SWSCLR. Writing to SWS has no effect.  0 <sub>B</sub> No interrupt was initiated via SETR  1 <sub>B</sub> Interrupt was initiated via SETR     |
| SWSCLR | 30                             | w    | SW Sticky Clear Bit SWSCLR is required to reset SWS.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SWS; bit value is not stored; read always returns 0.                                                                                                                                 |
| 0      | 9:8,<br>15:14,<br>23:21,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                            |



| SRC_QSPI               | •         | -          |         |         |       |                                              |                     |          |    |         |        |         |                |                   |
|------------------------|-----------|------------|---------|---------|-------|----------------------------------------------|---------------------|----------|----|---------|--------|---------|----------------|-------------------|
| QSPIx Tra              |           |            | quest   |         | (00   | 00F0 <sub>H</sub> +                          | x*14 <sub>H</sub> ) |          | Ap | plicati | on Res | et Valu | e: 0000        | 0000 <sub>H</sub> |
| SRC_QSPI QSPIx Rec     | -         | -          | uest    |         | (0(   | 00F4 <sub>H</sub> +:                         | v*1/I \             |          | ۸n | nlicati | on Dec | et Valu | ۰ ۵۵۵۵         | 0000 <sub>H</sub> |
| SRC_QSPI               |           | _          | uest    |         | (00   | H                                            | ^ <b>т</b> ¬н/      |          | Λþ | pucati  | on Res | et vatu | e. 0000        | OUUUH             |
| QSPIx Erro             | -         | -          | st      |         | (00   | 00F8 <sub>H</sub> +                          | x*14 <sub>H</sub> ) |          | Ар | plicati | on Res | et Valu | e: 0000        | 0000 <sub>H</sub> |
| SRC_QSPI               | •         | -          |         |         |       |                                              |                     |          |    |         |        |         |                |                   |
| QSPIx Pha              |           |            | rvice R | Request | t (00 | OFC <sub>H</sub> +                           | x*14 <sub>H</sub> ) |          | Ap | plicati | on Res | et Valu | e: 0000        | 0000 <sub>H</sub> |
| SRC_QSPI QSPIx Use     | -         | •          | a Danıı | ast     | (0(   | )100 <sub>H</sub> +                          | v*14 \              |          | Δn | nlicati | on Das | at Valu | ۰ ۵۵۵۵         | 0000 <sub>H</sub> |
| SRC_QSPI               |           | i Sei vici | e Kequ  | ESC     | (0)   | )TOOH '                                      | ^ <u>т</u> н/       |          | Λþ | pucati  | on Kes | et vatu | e. 0000        | 7 0000н           |
| QSPI2 Hig              |           | Capture    | Servi   | e Requ  | iest  | (0017                                        | 8 <sub>H</sub> )    |          | Ар | plicati | on Res | et Valu | e: 0000        | 0000 <sub>H</sub> |
| SRC_QSPI               |           |            |         |         |       |                                              |                     |          |    |         |        |         |                |                   |
| QSPI3 Hig              | _         | Capture    | Servi   | e Requ  | ıest  | (0017                                        | C <sup>H</sup> )    |          | Ap | plicati | on Res | et Valu | e: 0000        | 0000 <sub>H</sub> |
| SRC_I2COI<br>I2CO Data |           | Pannas     | +       |         |       | (0022                                        | 0.1                 |          | Δn | nlicati | on Res | et Valu | ۰ ۵۵۵۵         | 0000 <sub>H</sub> |
| SRC_I2COI              |           | Reques     |         |         |       | (0022                                        | он)                 |          | Λþ | pucati  | on Res | et vatu | <b>e.</b> 0000 | УООООН            |
| I2C0 Error             |           | Request    | :       |         |       | (0022                                        | 4 <sub>H</sub> )    |          | Ар | plicati | on Res | et Valu | e: 0000        | 0000 <sub>H</sub> |
| SRC_I2C0I              |           |            |         |         |       |                                              |                     |          |    |         |        |         |                |                   |
| I2C0 Proto             | col Servi | ce Requ    | uest    |         |       | (0022                                        | 8 <sub>H</sub> )    |          | Ap | plicati | on Res | et Valu | e: 0000        | 0000 <sub>H</sub> |
| 31 3                   | ) 29      | 28         | 27      | 26      | 25    | 24                                           | 23                  | 22       | 21 | 20      | 19     | 18      | 17             | 16                |
| o sw                   | sc sws    | IOVCL      | IOV     | SETR    | CLRR  | SRR                                          |                     | 0        |    |         |        | ECC     |                |                   |
| L                      | 3 3003    | R          | 100     | JLIK    | CLKK  | JKK                                          |                     | U        |    |         |        | LCC     |                |                   |
| r v                    | W         | rh         |         | r       |       |                                              |                     | rwh      |    |         |        |         |                |                   |
| 15 1                   | 13        | 12         | 11      | 10      | 9     | 8                                            | 7                   | 6        | 5  | 4       | 3      | 2       | 1              | 0                 |
| 0                      |           | TOS        | ı       | SRE     | (     | )                                            |                     | ı        | 1  | SR      | PN     | ı       | I              | 1                 |
| r rw rw                |           |            |         |         | ı     | <u>.                                    </u> |                     | <u>I</u> | ı  | r       | W      | 1       | 1              | 1                 |

| Field         | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Field<br>SRPN | 7:0  | rw   | Service Request Priority Number  The SRPN bit field defines the priority of a service request with respect to service requests with to the same service provider (same SRC.TOS configuration):  00 <sub>H</sub> -> Service request is on lowest priority  FF <sub>H</sub> -> Service request is on highest priority  Notes  1. For a CPU 01 <sub>H</sub> is the lowest priority as 00 <sub>H</sub> is never serviced. For a DMA 00 <sub>H</sub> triggers channel 0. |
|               |      |      | 2. For DMA, SRPN must not be greater than the highest implemented DMA channel number.                                                                                                                                                                                                                                                                                                                                                                               |
| SRE           | 10   | rw   | Service Request Enable  0 <sub>B</sub> Service request is disabled  1 <sub>B</sub> Service request is enabled                                                                                                                                                                                                                                                                                                                                                       |



| Field  | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                    |
|--------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOS    | 13:11 | rw   | Type of Service Control  The TOS bit field configuration maps a Service Request to an Interrupt Service Provider:  000 <sub>B</sub> CPU0 service is initiated  001 <sub>B</sub> DMA service is initiated  010 <sub>B</sub> CPU1 service is initiated  011 <sub>B</sub> CPU2 service is initiated  Others, Reserved (no action) |
| ECC    | 20:16 | rwh  | <ul> <li>Error Correction Code</li> <li>The ECC bit field will be updated by the SRN under the following conditions:</li> <li>Write or Read-Modify-Write to SRC[31:0]</li> <li>Write to SRC[15:0] (16-bit write)</li> <li>Write to SRC[15:8] or write to SRC[7:0] (byte write)</li> </ul>                                      |
| SRR    | 24    | rh   | Service Request Flag The SRR bit shows the status of the Service Request.  0 <sub>B</sub> No service request is pending 1 <sub>B</sub> A service request is pending                                                                                                                                                            |
| CLRR   | 25    | W    | Request Clear Bit The CLRR bit is required to reset SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SRR; bit value is not stored; read always returns 0; no action if SETR is set in parallel.                                                                                                                             |
| SETR   | 26    | W    | Request Set Bit The SETR bit is required to set SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Set SRR and SWS; SRR bit value is not stored; read always returns 0; no action if CLRR is set in parallel.                                                                                                                       |
| IOV    | 27    | rh   | Interrupt Trigger Overflow Bit The IOV bit is set by HW if a new service request was triggered via interrupt trigger or SETR bit while the SRN has still an pending service request.  O <sub>B</sub> No Interrupt Trigger Overflow detected  1 <sub>B</sub> Interrupt Overflow Detected.                                       |
| IOVCLR | 28    | W    | Interrupt Trigger Overflow Clear Bit IOVCLR is required to reset IOV.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear IOV; bit value is not stored; read always returns 0.                                                                                                                                                      |
| SWS    | 29    | rh   | SW Sticky Bit The Software Sticky Bit is set when the SRR bit has been set via the SETR bit. This bit can be cleared by writing with 1 to SWSCLR. Writing to SWS has no effect. $0_B$ No interrupt was initiated via SETR $1_B$ Interrupt was initiated via SETR                                                               |



| Field  | Bits                           | Туре | Description                                                                                                                                              |
|--------|--------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWSCLR | 30                             | W    | SW Sticky Clear Bit SWSCLR is required to reset SWS.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SWS; bit value is not stored; read always returns 0. |
| 0      | 9:8,<br>15:14,<br>23:21,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                            |

| CCU <sub>x</sub> S          | CU6xS<br>Service<br>PT120 | Reque    | 0-1;y=0<br>est y    | -3)    |    | (0020   | CO <sub>H</sub> +x* | 10 <sub>H</sub> +y* | 4)         | Ар                | Application Reset Value: 0000 0000 |        |         |          |                   |  |  |  |
|-----------------------------|---------------------------|----------|---------------------|--------|----|---------|---------------------|---------------------|------------|-------------------|------------------------------------|--------|---------|----------|-------------------|--|--|--|
| GPT12                       |                           | EL Ser   | vice Re             | equest |    |         | (002E               | 0 <sub>H</sub> )    |            | Ар                | plicati                            | on Res | et Valu | e: 0000  | 0000 <sub>H</sub> |  |  |  |
| GPT12                       |                           | r 2 Ser  | vice Re             | quest  |    |         | (002E               | 4 <sub>H</sub> )    |            | Ар                | plicati                            | on Res | et Valu | e: 0000  | 0000 <sub>H</sub> |  |  |  |
| GPT12<br>SRC_G              |                           | (002E    | 8 <sub>H</sub> )    |        | Ар | plicati | on Res              | et Valu             | e: 0000    | 0000 <sub>H</sub> |                                    |        |         |          |                   |  |  |  |
| GPT12                       |                           | r 4 Ser  | vice Re             | quest  |    |         | (002E               | C <sub>H</sub> )    |            | Ар                | plicati                            | on Res | et Valu | e: 0000  | 0000 <sub>H</sub> |  |  |  |
| GPT12<br>SRC_G              |                           | (002F    | 0 <sub>H</sub> )    |        | Ар | plicati | on Res              | et Valu             | e: 0000    | 0000 <sub>H</sub> |                                    |        |         |          |                   |  |  |  |
| GPT12                       | 0 Time                    | r 6 Ser  | vice Re             | •      |    |         | (002F               | 4 <sub>H</sub> )    |            | Ар                | plicati                            | on Res | et Valu | e: 0000  | 0000 <sub>H</sub> |  |  |  |
| Systen                      | n Time                    |          | -2;y=0-:<br>vice Re | -      | y  | (003    | 300 <sub>н</sub> +х | *8+y*4              | <b>!</b> ) | Ар                | plicati                            | on Res | et Valu | e: 0000  | 0000 <sub>H</sub> |  |  |  |
| SRC_F<br>FCE0 E             |                           | ervice I | Reques              | t      |    |         | (0033               | 0 <sub>H</sub> )    |            | Ap                | plicati                            | on Res | et Valu | e: 0000  | 0000 <sub>H</sub> |  |  |  |
| <del>_</del>                | MAERR<br>rror Se          |          | -3)<br>Request      | t y    |    | (0      | )0340 <sub>µ</sub>  | +y*4)               |            | Ap                | plicati                            | on Res | et Valu | e: 0000  | 0000 <sub>H</sub> |  |  |  |
| 31                          | 30                        | 29       | 28                  | 27     | 26 | 25      | 24                  | 23                  | 22         | 21                | -<br>20                            | 19     | 18      | 17       | 16                |  |  |  |
| 0 SWSC SWS IOVCL R IOV SETR |                           |          |                     |        |    | CLRR    | SRR                 |                     | 0          | I                 |                                    | 1      | ECC     |          |                   |  |  |  |
| r w rh w rh w               |                           |          |                     |        |    | W       | rh                  |                     | r          | 1                 |                                    | 1      | rwh     |          | 1                 |  |  |  |
| 15                          | 15 14 13 12 11 10         |          |                     |        |    |         | 8                   | 7                   | 6          | 5                 | 4                                  | 3      | 2       | 1        | 0                 |  |  |  |
| (                           | 0 TOS SRE                 |          |                     |        |    | C       | )                   |                     |            | •                 | SR                                 | PN     | •       | •        |                   |  |  |  |
| r rw rv                     |                           |          |                     |        | rw | 1       | <u> </u>            |                     | l          | 1                 | r                                  | W      | !       | <u> </u> |                   |  |  |  |



| Field | Bits  | Туре                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRPN  | 7:0   | The SRPN bit service reques configuration $00_H$ -> Service  FF <sub>H</sub> -> Service  Notes  1. For a CPU For a DMA 2. For DMA, | Service Request Priority Number  The SRPN bit field defines the priority of a service request with respect to service requests with to the same service provider (same SRC.TOS configuration):  00 <sub>H</sub> -> Service request is on lowest priority  FF <sub>H</sub> -> Service request is on highest priority  Notes  1. For a CPU 01 <sub>H</sub> is the lowest priority as 00 <sub>H</sub> is never serviced. For a DMA 00 <sub>H</sub> triggers channel 0.  2. For DMA, SRPN must not be greater than the highest implemented DMA channel number. |
| SRE   | 10    | rw                                                                                                                                 | Service Request Enable  0 <sub>B</sub> Service request is disabled  1 <sub>B</sub> Service request is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TOS   | 13:11 | rw                                                                                                                                 | Type of Service Control  The TOS bit field configuration maps a Service Request to an Interrupt Service Provider:  000 <sub>B</sub> CPU0 service is initiated  001 <sub>B</sub> DMA service is initiated  010 <sub>B</sub> CPU1 service is initiated  011 <sub>B</sub> CPU2 service is initiated  Others, Reserved (no action)                                                                                                                                                                                                                             |
| ECC   | 20:16 | rwh                                                                                                                                | <ul> <li>Error Correction Code</li> <li>The ECC bit field will be updated by the SRN under the following conditions:</li> <li>Write or Read-Modify-Write to SRC[31:0]</li> <li>Write to SRC[15:0] (16-bit write)</li> <li>Write to SRC[15:8] or write to SRC[7:0] (byte write)</li> </ul>                                                                                                                                                                                                                                                                  |
| SRR   | 24    | rh                                                                                                                                 | Service Request Flag The SRR bit shows the status of the Service Request.  0 <sub>B</sub> No service request is pending 1 <sub>B</sub> A service request is pending                                                                                                                                                                                                                                                                                                                                                                                        |
| CLRR  | 25    | w                                                                                                                                  | Request Clear Bit The CLRR bit is required to reset SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SRR; bit value is not stored; read always returns 0; no action if SETR is set in parallel.                                                                                                                                                                                                                                                                                                                                                         |
| SETR  | 26    | w                                                                                                                                  | Request Set Bit The SETR bit is required to set SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Set SRR and SWS; SRR bit value is not stored; read always returns 0; no action if CLRR is set in parallel.                                                                                                                                                                                                                                                                                                                                                   |

## **AURIX™ TC35x**



| Field  | Bits                           | Туре | Description                                                                                                                                                                                                                                                                             |
|--------|--------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOV    | 27                             | rh   | Interrupt Trigger Overflow Bit The IOV bit is set by HW if a new service request was triggered via interrupt trigger or SETR bit while the SRN has still an pending service request.  O <sub>B</sub> No Interrupt Trigger Overflow detected 1 <sub>B</sub> Interrupt Overflow Detected. |
| IOVCLR | 28                             | w    | Interrupt Trigger Overflow Clear Bit IOVCLR is required to reset IOV.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear IOV; bit value is not stored; read always returns 0.                                                                                                               |
| SWS    | 29                             | rh   | SW Sticky Bit The Software Sticky Bit is set when the SRR bit has been set via the SETR bit. This bit can be cleared by writing with 1 to SWSCLR. Writing to SWS has no effect.  O <sub>B</sub> No interrupt was initiated via SETR  1 <sub>B</sub> Interrupt was initiated via SETR    |
| SWSCLR | 30                             | w    | SW Sticky Clear Bit SWSCLR is required to reset SWS.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SWS; bit value is not stored; read always returns 0.                                                                                                                                |
| 0      | 9:8,<br>15:14,<br>23:21,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                           |



| SRC_D              | MACHy | / (y=0-0 | 63)      |         |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
|--------------------|-------|----------|----------|---------|--------|----------------------|---------------------|---------------------|-------------|-------------------------------------------------|---------|--------|---------|---------|-------------------|
|                    |       | -        | vice Re  | quest   |        | (0                   | 00370 <sub>H</sub>  | +y*4)               |             | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_G              |       | •        |          |         |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
| GETH S             |       | •        | •        |         |        | (0                   | )0580 <sub>н</sub>  | +y*4)               |             | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| <del>_</del>       |       | •        | )-1;y=0  | -15)    |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
| CAN <sub>x</sub> S |       | •        | •        |         |        | (0051                | В0 <sub>н</sub> +х* | 40 <sub>H</sub> +y  | <b>'4</b> ) | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| <del>-</del>       |       |          | =0-1;y=  | -       |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
|                    | •     |          | ice Rec  |         | 7      | (006                 | 70 <sub>н</sub> +х* | 10 <sub>H</sub> +y' | <b>'4</b> ) | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| _                  |       | • •      | x=0-1;y  | •       |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
|                    |       |          | oup x S  | ervice  | Reques | st y(00 <sup>-</sup> | 750 <sub>н</sub> +х | *10 <sub>H</sub> +y | /*4)        | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_E              |       |          |          |         |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
| E-RAY              |       | _        | uest 0   |         |        |                      | (0080               | 0 <sub>H</sub> )    |             | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_E              |       |          |          |         |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
| E-RAY              |       |          | uest 1   |         |        |                      | (0080               | 4 <sub>H</sub> )    |             | Application Reset Value: 0000 0000 <sub>H</sub> |         |        |         |         |                   |
| SRC_E              |       |          |          |         |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
|                    |       |          | rupt 0 S | Service | Reque  | est                  | (0080               | 8 <sub>H</sub> )    |             | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_E              |       |          |          |         |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
|                    |       |          | rupt 1 S | Service | Reque  | est                  | (0080               | C <sub>H</sub> )    |             | Ар                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_E              |       |          |          |         |        |                      |                     |                     |             |                                                 |         |        |         |         |                   |
| E-RAY              | 0 New | Data 0   | Service  | e Requ  | est    |                      | (0081               | 0 <sub>H</sub> )    |             | Ap                                              | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| 31                 | 30    | 29       | 28       | 27      | 26     | 25                   | 24                  | 23                  | 22          | 21                                              | 20      | 19     | 18      | 17      | 16                |
| 0                  | CLRR  | SRR      |          | 0       | "      |                      |                     | ECC                 | '           |                                                 |         |        |         |         |                   |
| r                  | W     | rh       | W        | rh      | W      | W                    | rh                  |                     | r           | 1                                               |         | 1      | rwh     |         |                   |
| 15                 | 14    | 13       | 12       | 11      | 10     | 9                    | 8                   | 7                   | 6           | 5                                               | 4       | 3      | 2       | 1       | 0                 |
|                    | ^     |          | TOS      | ļ       | CDE    |                      | `                   |                     | Ţ           | Ţ                                               | C       | DN     | 1       | ļ       |                   |
|                    | 0     |          | TOS      | SRE     | (      | )                    |                     | I                   | I           | >H                                              | RPN     | I      | I       | 1       |                   |
| <u> </u>           |       | r        |          |         |        | r                    | W                   |                     |             |                                                 |         |        |         |         |                   |

| Field | Bits   | Туре | Description                                                                                                                                                                                                                                                                                                               |
|-------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRPN  | 7:0 rw |      | Service Request Priority Number The SRPN bit field defines the priority of a service request with respect to service requests with to the same service provider (same SRC.TOS configuration):  00 <sub>H</sub> -> Service request is on lowest priority  FF <sub>H</sub> -> Service request is on highest priority  Notes |
|       |        |      | <ol> <li>For a CPU 01<sub>H</sub> is the lowest priority as 00<sub>H</sub> is never serviced.         For a DMA 00<sub>H</sub> triggers channel 0.</li> <li>For DMA, SRPN must not be greater than the highest implemented DMA channel number.</li> </ol>                                                                 |
| SRE   | 10     | rw   | Service Request Enable  0 <sub>B</sub> Service request is disabled  1 <sub>B</sub> Service request is enabled                                                                                                                                                                                                             |



| Field  | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                   |
|--------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOS    | 13:11 | rw   | Type of Service Control The TOS bit field configuration maps a Service Request to an Interrupt Service Provider:  000 <sub>B</sub> CPU0 service is initiated  001 <sub>B</sub> DMA service is initiated  010 <sub>B</sub> CPU1 service is initiated  011 <sub>B</sub> CPU2 service is initiated  Others, Reserved (no action) |
| ECC    | 20:16 | rwh  | Error Correction Code The ECC bit field will be updated by the SRN under the following conditions:  • Write or Read-Modify-Write to SRC[31:0]  • Write to SRC[15:0] (16-bit write)  • Write to SRC[15:8] or write to SRC[7:0] (byte write)                                                                                    |
| SRR    | 24    | rh   | Service Request Flag The SRR bit shows the status of the Service Request.  0 <sub>B</sub> No service request is pending 1 <sub>B</sub> A service request is pending                                                                                                                                                           |
| CLRR   | 25    | W    | Request Clear Bit The CLRR bit is required to reset SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SRR; bit value is not stored; read always returns 0; no action if SETR is set in parallel.                                                                                                                            |
| SETR   | 26    | W    | Request Set Bit The SETR bit is required to set SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Set SRR and SWS; SRR bit value is not stored; read always returns 0; no action if CLRR is set in parallel.                                                                                                                      |
| IOV    | 27    | rh   | Interrupt Trigger Overflow Bit The IOV bit is set by HW if a new service request was triggered via interrupt trigger or SETR bit while the SRN has still an pending service request.  0 <sub>B</sub> No Interrupt Trigger Overflow detected 1 <sub>B</sub> Interrupt Overflow Detected.                                       |
| IOVCLR | 28    | W    | Interrupt Trigger Overflow Clear Bit IOVCLR is required to reset IOV.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear IOV; bit value is not stored; read always returns 0.                                                                                                                                                     |
| sws    | 29    | rh   | SW Sticky Bit The Software Sticky Bit is set when the SRR bit has been set via the SETR bit. This bit can be cleared by writing with 1 to SWSCLR. Writing to SWS has no effect.  O <sub>B</sub> No interrupt was initiated via SETR  1 <sub>B</sub> Interrupt was initiated via SETR                                          |



| Field  | Bits   | Туре | Description                                                               |
|--------|--------|------|---------------------------------------------------------------------------|
| SWSCLR | 30     | w    | SW Sticky Clear Bit                                                       |
|        |        |      | SWSCLR is required to reset <b>SWS</b> .                                  |
|        |        |      | 0 <sub>B</sub> No action                                                  |
|        |        |      | 1 <sub>B</sub> Clear SWS; bit value is not stored; read always returns 0. |
| 0      | 9:8,   | r    | Reserved                                                                  |
|        | 15:14, |      | Read as 0; should be written with 0.                                      |
|        | 23:21, |      |                                                                           |
|        | 31     |      |                                                                           |

| SRC_E<br>E-RAY<br>SRC_E                                                                     | 0 New                 | Data 1 | Service        | e Requ | est  | (00814 <sub>H</sub> )                           |       |                  |                      | Ар | Application Reset Value: 0000 0000 <sub>H</sub> |        |         |         |                   |
|---------------------------------------------------------------------------------------------|-----------------------|--------|----------------|--------|------|-------------------------------------------------|-------|------------------|----------------------|----|-------------------------------------------------|--------|---------|---------|-------------------|
| E-RAY 0 Message Buffer Status Changed 0 Service Requisite SRC_ERAY0MBSC1                    |                       |        |                |        |      |                                                 |       |                  | )0818 <sub>H</sub> ) | Ар | plicati                                         | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| E-RAY 0 Message Buffer Status Changed 1 Service Request(0081C <sub>H</sub> ) SRC_ERAY0OBUSY |                       |        |                |        |      |                                                 |       |                  |                      | Ар | plicati                                         | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| E-RAY SRC_E                                                                                 | (00820 <sub>H</sub> ) |        |                |        | Ар   | Application Reset Value: 0000 0000 <sub>H</sub> |       |                  |                      |    |                                                 |        |         |         |                   |
| E-RAY                                                                                       | •                     |        | r Busy         |        |      |                                                 | (0082 | 4 <sub>H</sub> ) |                      | Ap | plicati                                         | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
| SRC_DMUHOST  DMU Host Service Request  SRC_DMUFSI                                           |                       |        |                |        |      | (00860 <sub>H</sub> )                           |       |                  |                      | Ар | Application Reset Value: 0000 0000 <sub>H</sub> |        |         |         |                   |
| DMU F                                                                                       | SI Serv               |        | quest          |        |      | (00864 <sub>H</sub> )                           |       |                  |                      | Ар | Application Reset Value: 0000 0000 <sub>H</sub> |        |         |         |                   |
| SRC_H<br>HSM Se                                                                             | ervice l              | Reque  | •              |        |      | (00870 <sub>H</sub> +y*4)                       |       |                  |                      |    | Application Reset Value: 0000 0000 <sub>H</sub> |        |         |         |                   |
| SRC_S                                                                                       |                       | •      | -3)<br>quest x | (      |      | (00880 <sub>H</sub> +x*4)                       |       |                  |                      | Ар | Application Reset Value: 0000 0000 <sub>H</sub> |        |         |         |                   |
| SRC_P<br>PMS D                                                                              |                       |        | auast          |        |      |                                                 | (008A | <b>C</b> \       |                      | ۸n | Application Reset Value: 0000 0000 <sub>H</sub> |        |         |         |                   |
|                                                                                             |                       |        | •              |        |      |                                                 |       |                  |                      |    |                                                 |        |         |         | ••                |
| 31                                                                                          | 30                    | 29     | 28             | 27     | 26   | 25                                              | 24    | 23               | 22                   | 21 | 20                                              | 19     | 18      | 17      | 16                |
| 0                                                                                           | SWSC<br>LR            | sws    | IOVCL<br>R     | IOV    | SETR | CLRR                                            | SRR   |                  | 0                    |    |                                                 |        | ECC     |         |                   |
| r                                                                                           | W                     | rh     | W              | rh     | W    | W                                               | rh    |                  | r                    |    |                                                 |        | rwh     |         |                   |
| 15                                                                                          | 14                    | 13     | 12             | 11     | 10   | 9                                               | 8     | 7                | 6                    | 5  | 4                                               | 3      | 2       | 1       | 0                 |
| (                                                                                           | ,<br>D                |        | TOS            |        | SRE  | C                                               | )     |                  |                      |    | SR                                              | PN     |         |         |                   |
| r rw rw                                                                                     |                       |        |                |        | rw   | r                                               | -     | 1                |                      |    | r                                               | W      | 1       |         |                   |



| Field | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRPN  | 7:0   | rw   | Service Request Priority Number  The SRPN bit field defines the priority of a service request with respect to service requests with to the same service provider (same SRC.TOS configuration):  00 <sub>H</sub> -> Service request is on lowest priority  FF <sub>H</sub> -> Service request is on highest priority  Notes  1. For a CPU 01 <sub>H</sub> is the lowest priority as 00 <sub>H</sub> is never serviced. For a DMA 00 <sub>H</sub> triggers channel 0.  2. For DMA, SRPN must not be greater than the highest implemented DMA channel number. |
| SRE   | 10    | rw   | Service Request Enable  0 <sub>B</sub> Service request is disabled  1 <sub>B</sub> Service request is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TOS   | 13:11 | rw   | Type of Service Control  The TOS bit field configuration maps a Service Request to an Interrupt Service Provider:  000 <sub>B</sub> CPU0 service is initiated  001 <sub>B</sub> DMA service is initiated  010 <sub>B</sub> CPU1 service is initiated  011 <sub>B</sub> CPU2 service is initiated  Others, Reserved (no action)                                                                                                                                                                                                                             |
| ECC   | 20:16 | rwh  | Error Correction Code The ECC bit field will be updated by the SRN under the following conditions:  • Write or Read-Modify-Write to SRC[31:0]  • Write to SRC[15:0] (16-bit write)  • Write to SRC[15:8] or write to SRC[7:0] (byte write)                                                                                                                                                                                                                                                                                                                 |
| SRR   | 24    | rh   | Service Request Flag The SRR bit shows the status of the Service Request.  0 <sub>B</sub> No service request is pending 1 <sub>B</sub> A service request is pending                                                                                                                                                                                                                                                                                                                                                                                        |
| CLRR  | 25    | W    | Request Clear Bit The CLRR bit is required to reset SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SRR; bit value is not stored; read always returns 0; no action if SETR is set in parallel.                                                                                                                                                                                                                                                                                                                                                         |
| SETR  | 26    | W    | Request Set Bit The SETR bit is required to set SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Set SRR and SWS; SRR bit value is not stored; read always returns 0; no action if CLRR is set in parallel.                                                                                                                                                                                                                                                                                                                                                   |

## **AURIX™ TC35x**



| Field  | Bits                           | Туре | Description                                                                                                                                                                                                                                                                             |
|--------|--------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IOV    | 27                             | rh   | Interrupt Trigger Overflow Bit The IOV bit is set by HW if a new service request was triggered via interrupt trigger or SETR bit while the SRN has still an pending service request.  O <sub>B</sub> No Interrupt Trigger Overflow detected 1 <sub>B</sub> Interrupt Overflow Detected. |
| IOVCLR | 28                             | w    | Interrupt Trigger Overflow Clear Bit IOVCLR is required to reset IOV.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear IOV; bit value is not stored; read always returns 0.                                                                                                               |
| sws    | 29                             | rh   | SW Sticky Bit The Software Sticky Bit is set when the SRR bit has been set via the SETR bit. This bit can be cleared by writing with 1 to SWSCLR. Writing to SWS has no effect.  O <sub>B</sub> No interrupt was initiated via SETR  1 <sub>B</sub> Interrupt was initiated via SETR    |
| SWSCLR | 30                             | w    | SW Sticky Clear Bit SWSCLR is required to reset SWS.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SWS; bit value is not stored; read always returns 0.                                                                                                                                |
| 0      | 9:8,<br>15:14,<br>23:21,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                           |



|                         | Manag      | •       | t Systei   | m Serv   | ice Red | quest x | uest x(008B0 <sub>H</sub> +x*4) |                  |    |                                                 | Application Reset Value: 0000 0000              |        |          |          |                   |  |  |
|-------------------------|------------|---------|------------|----------|---------|---------|---------------------------------|------------------|----|-------------------------------------------------|-------------------------------------------------|--------|----------|----------|-------------------|--|--|
| SRC_S<br>Stand<br>SRC_S | By Con     |         | Servic     | e Requ   | iest    |         | (008C0 <sub>H</sub> )           |                  |    |                                                 | Application Reset Value: 0000 0000 <sub>H</sub> |        |          |          |                   |  |  |
| <del></del>             | ervice I   | •       | st y       |          |         | (0      | 08D0 <sub>H</sub>               | +y*4)            |    | Ар                                              | plicati                                         | on Res | et Valu  | e: 0000  | 0000 <sub>H</sub> |  |  |
| SRC_HSPDM0BFR           |            |         |            |          |         |         |                                 |                  |    |                                                 |                                                 |        |          |          |                   |  |  |
|                         |            |         | vice Re    | quest    |         |         | (0090                           | 0 <sub>H</sub> ) |    | Ap                                              | plicati                                         | on Res | et Valu  | e: 0000  | 0000 <sub>H</sub> |  |  |
| SRC_H                   |            |         |            | •        |         |         | /0000                           | <b>.</b> \       |    |                                                 |                                                 |        |          |          |                   |  |  |
| SRC_H                   |            |         | nts Ser    | vice Re  | equest  |         | (0090                           | 4 <sub>H</sub> ) |    | Ар                                              | pucati                                          | on Kes | et valu  | e: 0000  | 0000 <sub>H</sub> |  |  |
| <del></del>             |            |         | 1 Overf    | low Se   | rvice R | eauest  | t (0090                         | 8)               |    | Ap                                              | plicati                                         | on Res | et Valu  | e: 0000  | 0000 <sub>H</sub> |  |  |
| SRC_R                   |            |         |            |          |         |         | ~н/                             |                  |    | <b>P</b> o c.                                   |                                                 |        |          | н        |                   |  |  |
| Radar                   | Interfa    | ce x Eı | ror Ser    | vice R   | equest  | (0      | 00970 <sub>H</sub>              | +x*8)            |    | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |        |          |          |                   |  |  |
| SRC_R                   |            | •       | -          |          |         |         |                                 |                  |    |                                                 |                                                 |        |          |          |                   |  |  |
|                         |            |         | ervice F   | Reques   | t       | (0      | 00974 <sub>H</sub>              | +x*8)            |    | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |        |          |          |                   |  |  |
| SRC_S<br>SPU x :        |            | •       | •          |          |         | 10      | )0980 <sub>H</sub>              | +v*Q\            |    | Application Reset Value: 0000 0000 <sub>H</sub> |                                                 |        |          |          |                   |  |  |
| SRC_S                   |            | •       |            |          |         | ,,      | изоон                           |                  |    |                                                 |                                                 |        |          |          |                   |  |  |
| _                       |            | •       | Reque      | st       |         | (0      | 00984 <sub>H</sub>              | +x*8)            |    | Ар                                              | Application Reset Value: 0000 0000 <sub>H</sub> |        |          |          |                   |  |  |
| 31                      | 30         | 29      | 28         | 27       | 26      | 25      | 24                              | 23               | 22 | 21                                              | 20                                              | 19     | 18       | 17       | 16                |  |  |
| 0                       | SWSC<br>LR | sws     | IOVCL<br>R | IOV      | SETR    | CLRR    | SRR                             |                  | 0  |                                                 |                                                 | 1      | ECC      |          |                   |  |  |
| r                       | W          | rh      | W          | rh       | W       | W       | rh                              |                  | r  | <u> </u>                                        |                                                 | 1      | rwh      | <u> </u> |                   |  |  |
| 15 14 13 12 11 10       |            |         |            |          |         | 9       | 8                               | 7                | 6  | 5                                               | 4                                               | 3      | 2        | 1        | 0                 |  |  |
| (                       | D          |         | TOS        |          | SRE     | (       | )                               |                  |    |                                                 | SF                                              | PN     | ı        | I        |                   |  |  |
|                         | r          |         | rw         | <u> </u> | rw      | ı       | r                               |                  |    | <u> </u>                                        | r                                               | W      | <u> </u> | I        |                   |  |  |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRPN  | 7:0  | rw   | Service Request Priority Number  The SRPN bit field defines the priority of a service request with respect to service requests with to the same service provider (same SRC.TOS configuration):  00 <sub>H</sub> -> Service request is on lowest priority  FF <sub>H</sub> -> Service request is on highest priority  Notes  1. For a CPU 01 <sub>H</sub> is the lowest priority as 00 <sub>H</sub> is never serviced. For a DMA 00 <sub>H</sub> triggers channel 0.  2. For DMA, SRPN must not be greater than the highest implemented DMA |
|       |      |      | channel number.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SRE   | 10   | rw   | Service Request Enable  0 <sub>B</sub> Service request is disabled  1 <sub>B</sub> Service request is enabled                                                                                                                                                                                                                                                                                                                                                                                                                              |



| Field  | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                    |
|--------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOS    | 13:11 | rw   | Type of Service Control  The TOS bit field configuration maps a Service Request to an Interrupt Service Provider:  000 <sub>B</sub> CPU0 service is initiated  001 <sub>B</sub> DMA service is initiated  010 <sub>B</sub> CPU1 service is initiated  011 <sub>B</sub> CPU2 service is initiated  Others, Reserved (no action) |
| ECC    | 20:16 | rwh  | Error Correction Code The ECC bit field will be updated by the SRN under the following conditions:  • Write or Read-Modify-Write to SRC[31:0]  • Write to SRC[15:0] (16-bit write)  • Write to SRC[15:8] or write to SRC[7:0] (byte write)                                                                                     |
| SRR    | 24    | rh   | Service Request Flag The SRR bit shows the status of the Service Request.  0 <sub>B</sub> No service request is pending 1 <sub>B</sub> A service request is pending                                                                                                                                                            |
| CLRR   | 25    | W    | Request Clear Bit The CLRR bit is required to reset SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SRR; bit value is not stored; read always returns 0; no action if SETR is set in parallel.                                                                                                                             |
| SETR   | 26    | W    | Request Set Bit The SETR bit is required to set SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Set SRR and SWS; SRR bit value is not stored; read always returns 0; no action if CLRR is set in parallel.                                                                                                                       |
| IOV    | 27    | rh   | Interrupt Trigger Overflow Bit The IOV bit is set by HW if a new service request was triggered via interrupt trigger or SETR bit while the SRN has still an pending service request.  0 <sub>B</sub> No Interrupt Trigger Overflow detected 1 <sub>B</sub> Interrupt Overflow Detected.                                        |
| IOVCLR | 28    | w    | Interrupt Trigger Overflow Clear Bit IOVCLR is required to reset IOV.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear IOV; bit value is not stored; read always returns 0.                                                                                                                                                      |
| sws    | 29    | rh   | SW Sticky Bit The Software Sticky Bit is set when the SRR bit has been set via the SETR bit. This bit can be cleared by writing with 1 to SWSCLR. Writing to SWS has no effect.  0 <sub>B</sub> No interrupt was initiated via SETR  1 <sub>B</sub> Interrupt was initiated via SETR                                           |



| Field  | Bits                           | Туре | Description                                                                                                                                              |
|--------|--------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWSCLR | 30                             | W    | SW Sticky Clear Bit SWSCLR is required to reset SWS.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SWS; bit value is not stored; read always returns 0. |
| 0      | 9:8,<br>15:14,<br>23:21,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                            |

# SRC\_GPSRxy (x=0-2;y=0-7)

| General Purpose Group x Service Request y(00990 <sub>H</sub> +x*20 <sub>H</sub> +y*4) | Application Reset Value: 0000 0000 <sub>H</sub> |
|---------------------------------------------------------------------------------------|-------------------------------------------------|
|---------------------------------------------------------------------------------------|-------------------------------------------------|

| 31 | 30         | 29  | 28         | 27  | 26   | 25   | 24  | 23 | 22   | 21 | 20 | 19 | 18  | 17 | 16 |
|----|------------|-----|------------|-----|------|------|-----|----|------|----|----|----|-----|----|----|
| 0  | SWSC<br>LR | sws | IOVCL<br>R | IOV | SETR | CLRR | SRR |    | 0    |    |    |    | ECC |    |    |
| r  | W          | rh  | W          | rh  | W    | W    | rh  |    | r    |    |    |    | rwh |    |    |
| 15 | 14         | 13  | 12         | 11  | 10   | 9    | 8   | 7  | 6    | 5  | 4  | 3  | 2   | 1  | 0  |
|    | 0          |     | TOS        |     | SRE  | (    | )   |    | SRPN |    |    | _  |     |    |    |
| 1  | r          | 1   | rw         | 1   | rw   |      | •   | I  |      | 1  | r۱ | W  |     | 1  | 1  |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                          |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRPN  | 7:0  | rw   | Service Request Priority Number  The SRPN bit field defines the priority of a service request with respect to service requests with to the same service provider (same SRC.TOS configuration):  00 <sub>H</sub> -> Service request is on lowest priority   FF <sub>H</sub> -> Service request is on highest priority |
|       |      |      | <ol> <li>Notes</li> <li>For a CPU 01<sub>H</sub> is the lowest priority as 00<sub>H</sub> is never serviced.         For a DMA 00<sub>H</sub> triggers channel 0.</li> <li>For DMA, SRPN must not be greater than the highest implemented DMA channel number.</li> </ol>                                             |
| SRE   | 10   | rw   | Service Request Enable  0 <sub>B</sub> Service request is disabled  1 <sub>B</sub> Service request is enabled                                                                                                                                                                                                        |



| Field  | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                    |
|--------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOS    | 13:11 | rw   | Type of Service Control  The TOS bit field configuration maps a Service Request to an Interrupt Service Provider:  000 <sub>B</sub> CPU0 service is initiated  001 <sub>B</sub> DMA service is initiated  010 <sub>B</sub> CPU1 service is initiated  011 <sub>B</sub> CPU2 service is initiated  Others, Reserved (no action) |
| ECC    | 20:16 | rwh  | Error Correction Code The ECC bit field will be updated by the SRN under the following conditions:  • Write or Read-Modify-Write to SRC[31:0]  • Write to SRC[15:0] (16-bit write)  • Write to SRC[15:8] or write to SRC[7:0] (byte write)                                                                                     |
| SRR    | 24    | rh   | Service Request Flag The SRR bit shows the status of the Service Request.  0 <sub>B</sub> No service request is pending 1 <sub>B</sub> A service request is pending                                                                                                                                                            |
| CLRR   | 25    | W    | Request Clear Bit The CLRR bit is required to reset SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SRR; bit value is not stored; read always returns 0; no action if SETR is set in parallel.                                                                                                                             |
| SETR   | 26    | W    | Request Set Bit The SETR bit is required to set SRR.  0 <sub>B</sub> No action 1 <sub>B</sub> Set SRR and SWS; SRR bit value is not stored; read always returns 0; no action if CLRR is set in parallel.                                                                                                                       |
| IOV    | 27    | rh   | Interrupt Trigger Overflow Bit The IOV bit is set by HW if a new service request was triggered via interrupt trigger or SETR bit while the SRN has still an pending service request.  0 <sub>B</sub> No Interrupt Trigger Overflow detected 1 <sub>B</sub> Interrupt Overflow Detected.                                        |
| IOVCLR | 28    | w    | Interrupt Trigger Overflow Clear Bit IOVCLR is required to reset IOV.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear IOV; bit value is not stored; read always returns 0.                                                                                                                                                      |
| sws    | 29    | rh   | SW Sticky Bit The Software Sticky Bit is set when the SRR bit has been set via the SETR bit. This bit can be cleared by writing with 1 to SWSCLR. Writing to SWS has no effect.  0 <sub>B</sub> No interrupt was initiated via SETR  1 <sub>B</sub> Interrupt was initiated via SETR                                           |

## **AURIX™ TC35x**



### **Interrupt Router (IR)**

| Field  | Bits                           | Туре | Description                                                                                                                                              |
|--------|--------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWSCLR | 30                             | W    | SW Sticky Clear Bit SWSCLR is required to reset SWS.  0 <sub>B</sub> No action 1 <sub>B</sub> Clear SWS; bit value is not stored; read always returns 0. |
| 0      | 9:8,<br>15:14,<br>23:21,<br>31 | r    | Reserved Read as 0; should be written with 0.                                                                                                            |

## 16.6 Revision History

## Table 205 Revision History

| Reference | Change to Previous Version |  |
|-----------|----------------------------|--|
| V1.2.6    |                            |  |
| _         | No functional changes      |  |
| V1.2.7    |                            |  |
|           | No functional change       |  |
| V1.2.8    |                            |  |
| -         | Removed connection table.  |  |
| V1.2.9    |                            |  |
|           | No changes.                |  |
| V1.2.10   |                            |  |
| _         | No functional changes.     |  |
| V1.2.11   |                            |  |
| Page 6    | Updated bullet list item.  |  |



Flexible CRC Engine (FCE)

# 17 Flexible CRC Engine (FCE)

For the general description of the module and the registers, please refer to the family spec.

## 17.1 TC35x Specific IP Configuration

There are no device specific IP configurations.



### Flexible CRC Engine (FCE)

## 17.2 TC35x Specific Register Set

## Table 206 Register Address Space - FCE

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| FCE    | F0000000 <sub>H</sub> | F00001FF <sub>H</sub> | FPI slave interface |

### Table 207 Register Overview - FCE (ascending Offset Address)

| <b>Short Name</b>   | Long Name                             | Offset                                  | Access Mode |        | Reset                | Page                  |  |
|---------------------|---------------------------------------|-----------------------------------------|-------------|--------|----------------------|-----------------------|--|
|                     |                                       | Address                                 | Read Write  |        |                      | Number                |  |
| FCE_CLC             | Clock Control Register                | 000 <sub>H</sub>                        | U,SV        | E,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_ID              | Module Identification<br>Register     | 008 <sub>H</sub>                        | U,SV        | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_CHSTS           | Channels Status Register              | 020 <sub>H</sub>                        | U,SV        | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_KRSTCLR         | Kernel Reset Status Clear<br>Register | 0EC <sub>H</sub>                        | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_KRST1           | Kernel Reset Register 1               | OFO <sub>H</sub>                        | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_KRST0           | Kernel Reset Register 0               | 0F4 <sub>H</sub>                        | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_ACCEN1          | Access Enable Register 1              | OF8 <sub>H</sub>                        | U,SV        | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_ACCEN0          | Access Enable Register 0              | 0FC <sub>H</sub>                        | U,SV        | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_IRi<br>(i=0-7)  | Input Register i                      | 100 <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_RESi<br>(i=0-7) | CRC Result Register i                 | 104 <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_CFGi<br>(i=0-7) | CRC Configuration Register i          | 108 <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | P,E,SV | Application<br>Reset | See<br>Family<br>Spec |  |
| FCE_STSi<br>(i=0-7) | CRC Status Register i                 | 10C <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |  |



### Flexible CRC Engine (FCE)

**Table 207 Register Overview - FCE (ascending Offset Address)** (cont'd)

| <b>Short Name</b>      | Long Name             | Offset                                  | Access Mode |        | Reset                | Page                  |
|------------------------|-----------------------|-----------------------------------------|-------------|--------|----------------------|-----------------------|
|                        |                       | Address                                 | Read        | Write  |                      | Number                |
| FCE_LENGTHi<br>(i=0-7) | CRC Length Register i | 110 <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |
| FCE_CHECKi<br>(i=0-7)  | CRC Check Register i  | 114 <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |
| FCE_CRCi<br>(i=0-7)    | CRC Regsister i       | 118 <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |
| FCE_CTRi<br>(i=0-7)    | CRC Test Register i   | 11C <sub>H</sub> +i*2<br>0 <sub>H</sub> | U,SV        | P,U,SV | Application<br>Reset | See<br>Family<br>Spec |

## 17.3 TC35x Specific Registers

No deviations from the Family Spec

### 17.4 Connectivity

#### Table 208 Connections of FCE

| Interface Signals connects |    | Description      |                     |  |
|----------------------------|----|------------------|---------------------|--|
| FCE:SRC_FCE                | to | INT:fce0.SRC_FCE | FCE Service Request |  |

### 17.5 Revision History

### **Table 209 Revision History**

| Reference | Change to Previous Version | Comment |
|-----------|----------------------------|---------|
| V4.2.9    |                            |         |
|           | No functional changes.     |         |



## 18 Direct Memory Access (DMA)

This is the TC35x specific information related to the DMA module of the AURIXTC3XX product family.

## 18.1 TC35x Specific IP Configuration

The TC35x DMA contains 64 DMA channels.

## 18.2 TC35x Specific Register Set

Table 210 Register Address Space - DMA

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| DMA    | F0010000 <sub>H</sub> | F0013FFF <sub>H</sub> | FPI slave interface |

Table 211 Register Overview - DMA (ascending Offset Address)

| Short Name             | Long Name                        | Offset                                     | Access Mode |                  | Reset                | Page                  |
|------------------------|----------------------------------|--------------------------------------------|-------------|------------------|----------------------|-----------------------|
|                        |                                  | Address                                    | Read Write  |                  |                      | Number                |
| DMA_CLC                | DMA Clock Control Register       | 0000 <sub>H</sub>                          | U,SV        | SV,E,P00,P0<br>1 | Application<br>Reset | See<br>Family<br>Spec |
| DMA_ID                 | DMA Identification Register      | 0008 <sub>H</sub>                          | U,SV        | BE               | Application<br>Reset | See<br>Family<br>Spec |
| DMA_ACCENr0<br>(r=0-3) | RP r Access Enable Register<br>0 | 0040 <sub>H</sub> +r*                      | U,SV        | SV,SE            | Application<br>Reset | See<br>Family<br>Spec |
| DMA_ACCENr1<br>(r=0-3) | RP r Access Enable Register<br>1 | 0044 <sub>H</sub> +r*                      | U,SV        | nBE              | Application<br>Reset | See<br>Family<br>Spec |
| DMA_EERm<br>(m=0-1)    | ME m Enable Error Register       | 0120 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV        | SV               | Application<br>Reset | See<br>Family<br>Spec |
| DMA_ERRSRm<br>(m=0-1)  | ME m Error Status Register       | 0124 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV        | BE               | Application<br>Reset | See<br>Family<br>Spec |
| DMA_CLREm<br>(m=0-1)   | ME m Clear Error Register        | 0128 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV        | SV               | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEmSR<br>(m=0-1)   | ME m Status Register             | 0130 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV        | BE               | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEm0R<br>(m=0-1)   | ME m Read Register 0             | 0140 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV        | BE               | Application<br>Reset | See<br>Family<br>Spec |



**Table 211** Register Overview - DMA (ascending Offset Address) (cont'd)

| Short Name                  | Long Name                                                      | Offset                                     | Access | Mode  | Reset                | Page<br>Number        |
|-----------------------------|----------------------------------------------------------------|--------------------------------------------|--------|-------|----------------------|-----------------------|
|                             |                                                                | Address                                    | Read   | Write |                      |                       |
| DMA_MEm1R<br>(m=0-1)        | ME m Read Register 1                                           | 0144 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEm2R<br>(m=0-1)        | ME m Read Register 2                                           | 0148 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEm3R<br>(m=0-1)        | ME m Read Register 3                                           | 014C <sub>H</sub> +<br>m*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEm4R<br>(m=0-1)        | ME m Read Register 4                                           | 0150 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEm5R<br>(m=0-1)        | ME m Read Register 5                                           | 0154 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEm6R<br>(m=0-1)        | ME m Read Register 6                                           | 0158 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEm7R<br>(m=0-1)        | ME m Read Register 7                                           | 015C <sub>H</sub> +<br>m*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEMRDCR<br>C<br>(m=0-1) | ME m Channel Read Data<br>CRC Register                         | 0180 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEmSDCR<br>C<br>(m=0-1) | ME m Channel Source and<br>Destination Address CRC<br>Register | 0184 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEmSADR<br>(m=0-1)      | ME m Channel Source<br>Address Register                        | 0188 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEmDADR<br>(m=0-1)      | ME m Channel Destination<br>Address Register                   | 018C <sub>H</sub> +<br>m*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEmADICR<br>(m=0-1)     | ME m Channel Address and<br>Interrupt Control Register         | 0190 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEmCHCR<br>(m=0-1)      | ME m Channel Control<br>Register                               | 0194 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MEmSHAD<br>R<br>(m=0-1) | ME m Channel Shadow<br>Address Register                        | 0198 <sub>H</sub> +m<br>*1000 <sub>H</sub> | U,SV   | BE    | Application<br>Reset | See<br>Family<br>Spec |



**Table 211** Register Overview - DMA (ascending Offset Address) (cont'd)

| Short Name                | Long Name                                                          | Offset Access Mo                           |            | Mode              | Reset                | Page                  |
|---------------------------|--------------------------------------------------------------------|--------------------------------------------|------------|-------------------|----------------------|-----------------------|
|                           |                                                                    | Address                                    | Read Write |                   |                      | Number                |
| DMA_MEmCHSR<br>(m=0-1)    | ME m Channel Status<br>Register                                    | 019C <sub>H</sub> +<br>m*1000 <sub>H</sub> | U,SV       | BE                | Application<br>Reset | See<br>Family<br>Spec |
| DMA_OTSS                  | DMA OCDS Trigger Set<br>Select                                     | 1200 <sub>H</sub>                          | U,SV       | SV                | See Family Spec      | See<br>Family<br>Spec |
| DMA_PRR0                  | DMA Pattern Read Register 0                                        | 1208 <sub>H</sub>                          | U,SV       | SV                | Application<br>Reset | See<br>Family<br>Spec |
| DMA_PRR1                  | DMA Pattern Read Register 1                                        | 120C <sub>H</sub>                          | U,SV       | SV                | Application<br>Reset | See<br>Family<br>Spec |
| DMA_TIME                  | DMA Time Register                                                  | 1210 <sub>H</sub>                          | U,SV       | BE                | Application<br>Reset | See<br>Family<br>Spec |
| DMA_MODEr<br>(r=0-3)      | RP r Mode Register                                                 | 1300 <sub>H</sub> +r*                      | U,SV       | SV,SE,P00,<br>P01 | Application<br>Reset | See<br>Family<br>Spec |
| DMA_ERRINTRr<br>(r=0-3)   | RP r Error Interrupt Set<br>Register                               | 1320 <sub>H</sub> +r*                      | U,SV       | SV,Pr             | Application<br>Reset | See<br>Family<br>Spec |
| DMA_HRRc<br>(c=000-63)    | DMA Channel c Resource<br>Partition Register                       | 1800 <sub>H</sub> +c<br>*4                 | U,SV       | SV,SE,P00,<br>P01 | Application<br>Reset | See<br>Family<br>Spec |
| DMA_SUSENRc<br>(c=000-63) | DMA Channel c Suspend<br>Enable Register                           | 1A00 <sub>H</sub> +c<br>*4                 | U,SV       | SV,E,Pr           | See Family Spec      | See<br>Family<br>Spec |
| DMA_SUSACRc<br>(c=000-63) | DMA Channel c Suspend<br>Acknowledge Register                      | 1C00 <sub>H</sub> +c<br>*4                 | U,SV       | BE                | See Family Spec      | See<br>Family<br>Spec |
| DMA_TSRc<br>(c=000-63)    | DMA Channel c Transaction<br>State Register                        | 1E00 <sub>H</sub> +c<br>*4                 | U,SV       | SV,Pr             | Application<br>Reset | See<br>Family<br>Spec |
| DMA_RDCRCRc<br>(c=000-63) | DMARAM Channel c Read<br>Data CRC Register                         | 2000 <sub>H</sub> +c<br>*20 <sub>H</sub>   | U,SV       | SV,Pr             | Application<br>Reset | See<br>Family<br>Spec |
| DMA_SDCRCRc<br>(c=000-63) | DMARAM Channel c Source<br>and Destination Address<br>CRC Register | 2004 <sub>H</sub> +c<br>*20 <sub>H</sub>   | U,SV       | SV,Pr             | Application<br>Reset | See<br>Family<br>Spec |
| DMA_SADRc<br>(c=000-63)   | DMARAM Channel c Source<br>Address Register                        | 2008 <sub>H</sub> +c<br>*20 <sub>H</sub>   | U,SV       | SV,Pr             | Application<br>Reset | See<br>Family<br>Spec |



Table 211 Register Overview - DMA (ascending Offset Address) (cont'd)

| Short Name                | Long Name                                                     | Offset<br>Address                        | Access Mode |       | Reset                | Page                  |
|---------------------------|---------------------------------------------------------------|------------------------------------------|-------------|-------|----------------------|-----------------------|
|                           |                                                               |                                          | Read        | Write |                      | Number                |
| DMA_DADRc<br>(c=000-63)   | DMARAM Channel c<br>Destination Address<br>Register           | 200C <sub>H</sub> +c<br>*20 <sub>H</sub> | U,SV        | SV,Pr | Application<br>Reset | See<br>Family<br>Spec |
| DMA_ADICRc<br>(c=000-63)  | DMARAM Channel c Address<br>and Interrupt Control<br>Register | 2010 <sub>H</sub> +c<br>*20 <sub>H</sub> | U,SV        | SV,Pr | Application<br>Reset | See<br>Family<br>Spec |
| DMA_CHCFGRc<br>(c=000-63) | DMARAM Channel c<br>Configuration Register                    | 2014 <sub>H</sub> +c<br>*20 <sub>H</sub> | U,SV        | SV,Pr | Application<br>Reset | See<br>Family<br>Spec |
| DMA_SHADRc<br>(c=000-63)  | DMARAM Channel c Shadow<br>Address Register                   | 2018 <sub>H</sub> +c<br>*20 <sub>H</sub> | U,SV        | SV,Pr | Application<br>Reset | See<br>Family<br>Spec |
| DMA_CHCSRc<br>(c=000-63)  | DMARAM Channel c Control and Status Register                  | 201C <sub>H</sub> +c<br>*20 <sub>H</sub> | U,SV        | SV,Pr | Application<br>Reset | See<br>Family<br>Spec |

# 18.3 TC35x Specific Registers

No deviations from the Family Spec

# 18.4 Connectivity

Table 212 Connections of DMA

| Interface Signals | conne | ects                  | Description                 |
|-------------------|-------|-----------------------|-----------------------------|
| DMA:fpi0_sleep_n  | from  | SCU:scu_syst_sleep_n  | Sleep Control               |
| DMA:ERR_INT(3:0)  | to    | INT:dma.ERR_INT(3:0)  | DMA Error Service Request   |
| DMA:CH_INT(127:0) | to    | INT:dma.CH_INT(127:0) | DMA Channel Service Request |

### 18.5 Revision History

**Table 213 Revision History** 

| Reference | Change to Previous Version  | Comment |
|-----------|-----------------------------|---------|
| V0.1.15   |                             |         |
| -         | Connectivity table updated. |         |
| V0.1.16   |                             |         |
| _         | No functional changes.      |         |
| V0.1.17   |                             |         |
| _         | No functional changes.      |         |
| V0.1.18   |                             |         |
| _         | No functional changes.      |         |
|           | I .                         | 1       |



Signal Processing Unit (SPU)

# 19 Signal Processing Unit (SPU)

This is the device specific information related to the AURIX™ TC35x version of the SPU.

## 19.1 TC35x Specific IP Configuration

There is no specific configuration of the SPU for this device

## 19.2 TC35x Specific Register Set

Table 214 Register Address Space - SPU

| Module | Base Address          | End Address           | Note                                                      |
|--------|-----------------------|-----------------------|-----------------------------------------------------------|
| SPU0   | FA800000 <sub>H</sub> | FA8007FF <sub>H</sub> | BBB Slave Interface to the SPU Special Function Registers |
| (SPU0) | FAA00000 <sub>H</sub> | FAA0FFFF <sub>H</sub> | BBB Slave Interface for Accessing the SPU Config RAM      |
| SPU1   | FAC00000 <sub>H</sub> | FAC007FF <sub>H</sub> | BBB Slave Interface to the SPU Special Function Registers |
| (SPU1) | FAE00000 <sub>H</sub> | FAE0FFFF <sub>H</sub> | BBB Slave Interface for Accessing the SPU Config RAM      |

Table 215 Register Overview - SPU0 (ascending Offset Address)

| Short Name      | Long Name                             | Offset<br>Address  | Page<br>Number        |
|-----------------|---------------------------------------|--------------------|-----------------------|
| SPU0_CLC        | Clock Control                         | 00000 <sub>H</sub> | See<br>Family<br>Spec |
| SPU0_MODID      | Module Identification Register        | 00004 <sub>H</sub> | See<br>Family<br>Spec |
| SPU0_STAT       | Status and Reporting                  | 00008 <sub>H</sub> | See<br>Family<br>Spec |
| SPU0_ID_CONF    | Input DMA Configuration               | 00030 <sub>H</sub> | See<br>Family<br>Spec |
| SPU0_ID_CONF2   | Input DMA Configuration 2             | 00034 <sub>H</sub> | See<br>Family<br>Spec |
| SPU0_ID_RM_CONF | Input DMA Configuration: Radar Memory | 00038 <sub>H</sub> | See<br>Family<br>Spec |
| SPU0_ID_RM_ILO  | Inner Loop Address Offset             | 0003C <sub>H</sub> | See<br>Family<br>Spec |
| SPU0_ID_RM_OLO  | Outer Loop Address Offset             | 00040 <sub>H</sub> | See<br>Family<br>Spec |



Table 215 Register Overview - SPU0 (ascending Offset Address) (cont'd)

| <b>Short Name</b>                                               | Long Name                        | Offset<br>Address                             | Page<br>Number<br>See<br>Family<br>Spec |  |
|-----------------------------------------------------------------|----------------------------------|-----------------------------------------------|-----------------------------------------|--|
| SPU0_ID_RM_BLO                                                  | Bin Offset Address Configuration | 00044 <sub>H</sub>                            |                                         |  |
| SPU0_ID_RM_IOLR                                                 | Inner and Outer Loop Repeat      | 00048 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU0_ID_RM_BLR                                                  | Bin Loop Repeat                  | 0004C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU0_ID_RM_ACFG0                                                | Spare Configuration Register     | 00050 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU0_ID_RM_ACFG1                                                | Spare Configuration Register     | 00054 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU0_PACTR                                                      | Partial-Acquisition Counter      | 00058 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU0_DPASS_CONF                                                 | Double Pass Configuration        | 0005C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU0_BEx_LDR_CON<br>F<br>(x=0-1)                                | Loader Configuration             | 00060 <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |
| SPU0_BEx_LDR_CON<br>F2<br>(x=0-1)                               | Loader Configuration Extended    | 00064 <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |
| SPU0_BEx_Aj_ANTOF<br>ST<br>(j=0-3;x=0-1)                        | Antenna Offset                   | 00068 <sub>H</sub> +x*40 <sub>H</sub><br>+j*4 | See<br>Family<br>Spec                   |  |
| SPU0_BEx_UNLDR_C<br>ONF<br>(x=0-1)                              | Unloader Configuration           | 00078 <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |
| SPU0_BEx_UNLDR_C Unloader Configuration 2 ONF2 (x=0-1)          |                                  | 0007C <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |
| SPU0_BEx_UNLDR_A<br>CFG<br>(x=0-1)                              | Spare Configuration Register     | 00080 <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |
| SPU0_BEx_ODP_CO NF (x=0-1)  Output Data Processor Configuration |                                  | 00084 <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |



**Table 215** Register Overview - SPU0 (ascending Offset Address) (cont'd)

| Short Name                                  | Long Name                         | Offset<br>Address                     | Page<br>Number        |  |
|---------------------------------------------|-----------------------------------|---------------------------------------|-----------------------|--|
| SPU0_BEx_NCICTRL (x=0-1)                    | NCI Control                       | 00088 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU0_BEx_SUMCTRL (x=0-1)                    | Summation Unit Control            | 0008C <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU0_BEx_PWRSUM (x=0-1)                     | Power Summation                   | 00090 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU0_BEx_PWRCTRL (x=0-1)                    | Power Information Channel Control | 00094 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU0_BEx_CFARCTR<br>L<br>(x=0-1)            | CFAR Module Control               | 00098 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU0_BEx_SBCTRL (x=0-1)                     | Sideband Control                  | 0009C <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU0_BINm_REJ<br>(m=0-63)                   | Bin Rejection Mask                | 000E0 <sub>H</sub> +m*4               | See<br>Family<br>Spec |  |
| SPU0_MAGAPPROX                              | Magnitude Approximation Constants | 001E0 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| SPU0_NCISCALAR0                             | NCI Antennae Scaling Factor       | 001E4 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| SPU0_NCISCALAR1                             | NCI Antennae Scaling Factor       | 001E8 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| SPU0_NCISCALAR2                             | NCI Antennae Scaling Factor       | 001EC <sub>H</sub>                    | See<br>Family<br>Spec |  |
| SPU0_NCISCALAR3 NCI Antennae Scaling Factor |                                   | 001F0 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| SPU0_CFARCFG                                | CFAR Configuration                | 001F4 <sub>H</sub>                    | See<br>Family<br>Spec |  |
| SPU0_CFARCFG2                               | CFAR Configuration 2              | 001F8 <sub>H</sub>                    | See<br>Family<br>Spec |  |



Table 215 Register Overview - SPU0 (ascending Offset Address) (cont'd)

| Short Name                                  | Long Name                                    | Offset<br>Address                             | Page<br>Number        |  |
|---------------------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------|--|
| SPU0_CFARCFG3                               | CFAR Configuration 3                         | 001FC <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_SCALARADD                              | Scalar Addition Operand                      | 00200 <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_SCALARMULT                             | Scalar Multiplication Operand                | 00204 <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_BINREJCTRL                             | Bin Rejection Unit Control                   | 00208 <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_LCLMAX                                 | Local Maximum Control                        | 0020C <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_ACFG2                                  | Spare Configuration Register                 | 00210 <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_REGCRC                                 | Register CRC                                 | 00218 <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_CTRL                                   | SPU Control                                  | 0021C <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_MDq_METADA<br>TA<br>(q=0-1)            | Dataset Metadata                             | 00220 <sub>H</sub> +q*88 <sub>H</sub>         | See<br>Family<br>Spec |  |
| SPU0_MDq_BINCOU<br>NT<br>(q=0-1)            | Bin Rejection Unit Tracking                  | 00224 <sub>H</sub> +q*88 <sub>H</sub>         | See<br>Family<br>Spec |  |
| SPU0_MDq_MASKm_<br>ACCEPT<br>(m=0-31;q=0-1) | Bin Acceptance Mask                          | 00228 <sub>H</sub> +q*88 <sub>H</sub><br>+m*4 | See<br>Family<br>Spec |  |
| SPU0_IDMCNT                                 | JO_IDMCNT Input DMA Count 00330 <sub>H</sub> |                                               | See<br>Family<br>Spec |  |
| SPU0_IBMCNT                                 | Input Buffer Memory Count                    | 00334 <sub>H</sub>                            | See<br>Family<br>Spec |  |
| SPU0_LDRCNT                                 | Input Buffer Memory Read Count               | 00338 <sub>H</sub>                            | See<br>Family<br>Spec |  |



**Table 215** Register Overview - SPU0 (ascending Offset Address) (cont'd)

| Short Name                                   | Long Name                                 | Offset<br>Address       | Page<br>Number        |  |
|----------------------------------------------|-------------------------------------------|-------------------------|-----------------------|--|
| SPU0_FFTWCNT                                 | IO_FFTWCNT FFT Load Count                 |                         | See<br>Family<br>Spec |  |
| SPU0_FFTRCNT                                 | FFT Unload Count                          | 00340 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_ULDRCNT                                 | Output Buffer Memory Write Count          | 00344 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_ODMCNT                                  | Output Buffer Memory Read Count           | 00348 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_BRCNT                                   | Bin Rejection Unit Load Count             | 0034C <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_CFARCNT                                 | CFAR Unit Load Count                      | 00350 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_ODMACNTp<br>(p=0-7)                     | Output DMA Port Write Count               | 00354 <sub>H</sub> +p*4 | See<br>Family<br>Spec |  |
| SPU0_CNTCLR                                  | Safety Counter Clear                      | 00374 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_MONITOR                                 | SPU Monitor                               | 00378 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_SMCTRL                                  | Safety Mechanism Control Functions        | 0037C <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_SMSTAT                                  | Safety Mechanism Status                   | 00380 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_SMUSER                                  | Safety Mechanism Control Functions (User) | 00384 <sub>H</sub>      | See<br>Family<br>Spec |  |
| SPU0_DATAd_CRC<br>(d=0-85)                   | Monitor CRC Register                      | 00388 <sub>H</sub> +d*4 | See<br>Family<br>Spec |  |
| SPU0_CTRLe_CRC Monitor CRC Register (e=0-24) |                                           | 00500 <sub>H</sub> +e*4 | See<br>Family<br>Spec |  |



**Table 215** Register Overview - SPU0 (ascending Offset Address) (cont'd)

| Short Name   | Long Name                  | Offset<br>Address  | Page<br>Number<br>See<br>Family<br>Spec |
|--------------|----------------------------|--------------------|-----------------------------------------|
| SPU0_USROTC  | User OCDS Trace Control    | 007E0 <sub>H</sub> |                                         |
| SPU0_ACCEN0  | Access Enable Register 0   | 007E4 <sub>H</sub> | See<br>Family<br>Spec                   |
| SPU0_ACCEN1  | Access Enable Register 1   | 007E8 <sub>H</sub> | See<br>Family<br>Spec                   |
| SPU0_OCS     | OCDS Control and Status    | 007EC <sub>H</sub> | See<br>Family<br>Spec                   |
| SPU0_ODA     | OCDS Debug Access Register | 007F0 <sub>H</sub> | See<br>Family<br>Spec                   |
| SPU0_KRST0   | Kernel Reset Register 0    | 007F4 <sub>H</sub> | See<br>Family<br>Spec                   |
| SPU0_KRST1   | Kernel Reset Register 1    | 007F8 <sub>H</sub> | See<br>Family<br>Spec                   |
| SPU0_KRSTCLR | Kernel Reset Clear         | 007FC <sub>H</sub> | See<br>Family<br>Spec                   |

Table 216 Register Overview - SPU1 (ascending Offset Address)

| Short Name   | Long Name                      | Offset<br>Address  | Page<br>Number        |  |
|--------------|--------------------------------|--------------------|-----------------------|--|
| SPU1_CLC     | Clock Control                  | 00000 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_MODID   | Module Identification Register | 00004 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_STAT    | Status and Reporting           | 00008 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_ID_CONF | Input DMA Configuration        | 00030 <sub>H</sub> | See<br>Family<br>Spec |  |



Table 216 Register Overview - SPU1 (ascending Offset Address) (cont'd)

| Short Name                               | Long Name                                         | Offset<br>Address                             | Page<br>Number<br>See<br>Family<br>Spec |  |
|------------------------------------------|---------------------------------------------------|-----------------------------------------------|-----------------------------------------|--|
| SPU1_ID_CONF2                            | Input DMA Configuration 2                         | 00034 <sub>H</sub>                            |                                         |  |
| SPU1_ID_RM_CONF                          | _ID_RM_CONF Input DMA Configuration: Radar Memory |                                               | See<br>Family<br>Spec                   |  |
| SPU1_ID_RM_ILO                           | Inner Loop Address Offset                         | 0003C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ID_RM_OLO                           | Outer Loop Address Offset                         | 00040 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ID_RM_BLO                           | Bin Offset Address Configuration                  | 00044 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ID_RM_IOLR                          | L_ID_RM_IOLR Inner and Outer Loop Repeat          |                                               | See<br>Family<br>Spec                   |  |
| SPU1_ID_RM_BLR                           | Bin Loop Repeat                                   | 0004C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ID_RM_ACFG0                         | Spare Configuration Register                      | 00050 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ID_RM_ACFG1                         | Spare Configuration Register                      | 00054 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_PACTR                               | Partial-Acquisition Counter                       | 00058 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_DPASS_CONF                          | Double Pass Configuration                         | 0005C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_BEx_LDR_CON<br>F<br>(x=0-1)         | Loader Configuration                              | 00060 <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |
| SPU1_BEx_LDR_CON<br>F2<br>(x=0-1)        | Loader Configuration Extended                     | 00064 <sub>H</sub> +x*40 <sub>H</sub>         | See<br>Family<br>Spec                   |  |
| SPU1_BEx_Aj_ANTOF<br>ST<br>(j=0-3;x=0-1) | Antenna Offset                                    | 00068 <sub>H</sub> +x*40 <sub>H</sub><br>+j*4 | See<br>Family<br>Spec                   |  |



**Table 216** Register Overview - SPU1 (ascending Offset Address) (cont'd)

| Short Name                          | Long Name                                          | Offset<br>Address                     | Page<br>Number        |  |
|-------------------------------------|----------------------------------------------------|---------------------------------------|-----------------------|--|
| SPU1_BEx_UNLDR_C<br>ONF<br>(x=0-1)  | Unloader Configuration                             | 00078 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_UNLDR_C<br>ONF2<br>(x=0-1) | Unloader Configuration 2                           | 0007C <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_UNLDR_A<br>CFG<br>(x=0-1)  | Spare Configuration Register                       | 00080 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_ODP_CO NF (x=0-1)          | Output Data Processor Configuration                | 00084 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_NCICTRL (x=0-1)            | NCI Control                                        | 00088 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_SUMCTRL (x=0-1)            | Summation Unit Control                             | 0008C <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_PWRSUM (x=0-1)             | Power Summation                                    | 00090 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_PWRCTRL (x=0-1)            | Power Information Channel Control                  | 00094 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_CFARCTR<br>L<br>(x=0-1)    | CFAR Module Control                                | 00098 <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BEx_SBCTRL (x=0-1)             | Sideband Control                                   | 0009C <sub>H</sub> +x*40 <sub>H</sub> | See<br>Family<br>Spec |  |
| SPU1_BINm_REJ<br>(m=0-63)           | Bin Rejection Mask                                 | 000E0 <sub>H</sub> +m*4               | See<br>Family<br>Spec |  |
| SPU1_MAGAPPROX                      | _MAGAPPROX Magnitude Approximation Constants 001E0 |                                       | See<br>Family<br>Spec |  |
| SPU1_NCISCALAR0                     | NCI Antennae Scaling Factor 001E4 <sub>H</sub>     |                                       | See<br>Family<br>Spec |  |
| SPU1_NCISCALAR1                     | NCI Antennae Scaling Factor                        | 001E8 <sub>H</sub>                    | See<br>Family<br>Spec |  |



Table 216 Register Overview - SPU1 (ascending Offset Address) (cont'd)

| Short Name                                               | Long Name                                  | Offset<br>Address                     | Page<br>Number<br>See<br>Family<br>Spec |  |
|----------------------------------------------------------|--------------------------------------------|---------------------------------------|-----------------------------------------|--|
| SPU1_NCISCALAR2                                          | NCI Antennae Scaling Factor                | 001EC <sub>H</sub>                    |                                         |  |
| SPU1_NCISCALAR3                                          | PU1_NCISCALAR3 NCI Antennae Scaling Factor |                                       | See<br>Family<br>Spec                   |  |
| SPU1_CFARCFG                                             | CFAR Configuration                         | 001F4 <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_CFARCFG2                                            | CFAR Configuration 2                       | 001F8 <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_CFARCFG3                                            | CFAR Configuration 3                       | 001FC <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_SCALARADD                                           | Scalar Addition Operand                    | 00200 <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_SCALARMULT                                          | Scalar Multiplication Operand              | 00204 <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_BINREJCTRL                                          | Bin Rejection Unit Control                 | 00208 <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_LCLMAX                                              | Local Maximum Control                      | 0020C <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_ACFG2                                               | Spare Configuration Register               | 00210 <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_REGCRC                                              | Register CRC                               | 00218 <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_CTRL                                                | SPU Control                                | 0021C <sub>H</sub>                    | See<br>Family<br>Spec                   |  |
| SPU1_MDq_METADA<br>TA<br>(q=0-1)                         | Dataset Metadata                           | 00220 <sub>H</sub> +q*88 <sub>H</sub> | See<br>Family<br>Spec                   |  |
| SPU1_MDq_BINCOU Bin Rejection Unit Tracking  VT  (q=0-1) |                                            | 00224 <sub>H</sub> +q*88 <sub>H</sub> | See<br>Family<br>Spec                   |  |



**Table 216** Register Overview - SPU1 (ascending Offset Address) (cont'd)

| Short Name                                        | Long Name                          | Offset<br>Address                             | Page<br>Number<br>See<br>Family<br>Spec |  |
|---------------------------------------------------|------------------------------------|-----------------------------------------------|-----------------------------------------|--|
| SPU1_MDq_MASKm_<br>ACCEPT<br>(m=0-31;q=0-1)       | Bin Acceptance Mask                | 00228 <sub>H</sub> +q*88 <sub>H</sub><br>+m*4 |                                         |  |
| SPU1_IDMCNT                                       | Input DMA Count                    | 00330 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_IBMCNT                                       | Input Buffer Memory Count          | 00334 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_LDRCNT                                       | Input Buffer Memory Read Count     | 00338 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_FFTWCNT                                      | FFT Load Count                     | 0033C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_FFTRCNT                                      | FFT Unload Count                   | 00340 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ULDRCNT                                      | Output Buffer Memory Write Count   | 00344 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ODMCNT                                       | Output Buffer Memory Read Count    | 00348 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_BRCNT                                        | Bin Rejection Unit Load Count      | 0034C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_CFARCNT                                      | CFAR Unit Load Count               | 00350 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_ODMACNTp Output DMA Port Write Count (p=0-7) |                                    | 00354 <sub>H</sub> +p*4                       | See<br>Family<br>Spec                   |  |
| SPU1_CNTCLR Safety Counter Clear                  |                                    | 00374 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_MONITOR                                      | SPU Monitor                        | 00378 <sub>H</sub>                            | See<br>Family<br>Spec                   |  |
| SPU1_SMCTRL                                       | Safety Mechanism Control Functions | 0037C <sub>H</sub>                            | See<br>Family<br>Spec                   |  |



**Table 216** Register Overview - SPU1 (ascending Offset Address) (cont'd)

| Short Name              | Long Name                                 | Offset<br>Address       | Page<br>Number<br>See<br>Family<br>Spec |  |
|-------------------------|-------------------------------------------|-------------------------|-----------------------------------------|--|
| SPU1_SMSTAT             | Safety Mechanism Status                   | 00380 <sub>H</sub>      |                                         |  |
| SPU1_SMUSER             | Safety Mechanism Control Functions (User) | 00384 <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_DATAd_CRC (d=0-85) | Monitor CRC Register                      | 00388 <sub>H</sub> +d*4 | See<br>Family<br>Spec                   |  |
| SPU1_CTRLe_CRC (e=0-24) | Monitor CRC Register                      | 00500 <sub>H</sub> +e*4 | See<br>Family<br>Spec                   |  |
| SPU1_USROTC             | User OCDS Trace Control                   | 007E0 <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_ACCEN0             | Access Enable Register 0                  | 007E4 <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_ACCEN1             | Access Enable Register 1                  | 007E8 <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_OCS                | OCDS Control and Status                   | 007EC <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_ODA                | OCDS Debug Access Register                | 007F0 <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_KRST0              | Kernel Reset Register 0                   | 007F4 <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_KRST1              | Kernel Reset Register 1                   | 007F8 <sub>H</sub>      | See<br>Family<br>Spec                   |  |
| SPU1_KRSTCLR            | Kernel Reset Clear                        | 007FC <sub>H</sub>      | See<br>Family<br>Spec                   |  |

## 19.3 TC35x Specific Registers

No deviations from the Family Spec

## 19.4 Connectivity

SPUV1.1.25

Connectivity of the SPUs in the AURIX™ TC35x is as follows



Table 217 Connections of SPU0

| Interface Signals | connects |                                                             | connects Description      |  | Description |
|-------------------|----------|-------------------------------------------------------------|---------------------------|--|-------------|
| SPU0:SD           | to       | SPU0:SDI0                                                   | SPU Done Output           |  |             |
|                   |          | SPU1:SDI0                                                   |                           |  |             |
| SPU0:SDI0         | from     | SPU0:SD                                                     | Done indication from SPU0 |  |             |
| SPU0:SDI1         | from     | SPU1:SD                                                     | Done Indication from SPU1 |  |             |
| SPU0:safety_alarm | to       | SMU:safety_alarm=spu.<br>spu0_safety_alarm.safe<br>ty_alarm | SPU Alarm                 |  |             |
| SPU0:INT          | to       | INT:spu0.INT                                                | SPU Service Request       |  |             |
| SPU0:ERR          |          | INT:spu0.ERR                                                |                           |  |             |

#### Table 218 Connections of SPU1

| Interface Signals | conn | ects                                                        | Description               |
|-------------------|------|-------------------------------------------------------------|---------------------------|
| SPU1:SD           | to   | SPU0:SDI1                                                   | SPU Done Output           |
|                   |      | SPU1:SDI1                                                   |                           |
| SPU1:SDI0         | from | SPU0:SD                                                     | Done indication from SPU0 |
| SPU1:SDI1         | from | SPU1:SD                                                     | Done Indication from SPU1 |
| SPU1:safety_alarm | to   | SMU:safety_alarm=spu.<br>spu1_safety_alarm.safe<br>ty_alarm | SPU Alarm                 |
| SPU1:INT          | to   | INT:spu1.INT                                                | SPU Service Request       |
| SPU1:ERR          |      | INT:spu1.ERR                                                |                           |

# 19.5 Revision History

## Table 219 Revision History

| Reference | Change to Previous Version                                                                          | Comment |
|-----------|-----------------------------------------------------------------------------------------------------|---------|
| V1.1.20   |                                                                                                     |         |
| Page 12   | Previous versions removed from revision history.                                                    |         |
| V1.1.21   |                                                                                                     |         |
| All       | Text Insets updated for new tools and source versions. All tables updated. No functional changes.   |         |
| V1.1.22   |                                                                                                     |         |
| All       | Text Insets updated as part of document generation flow. All tables updated. No functional changes. |         |
| V1.1.23   |                                                                                                     |         |
| Page 11   | Section 19.4 Tables updated to fix formatting error in interrupt connections                        |         |
| V1.1.24   |                                                                                                     |         |

## **AURIX™ TC35x**



## Signal Processing Unit (SPU)

## Table 219 Revision History

| Reference | Change to Previous Version                                                                          | Comment |
|-----------|-----------------------------------------------------------------------------------------------------|---------|
| All       | Text Insets updated as part of document generation flow. All tables updated. No functional changes. |         |
| V1.1.25   |                                                                                                     |         |
| All       | Text Insets updated as part of document generation flow. All tables updated. No functional changes. |         |



**SPU Lockstep Module (SPULCKSTP)** 

## 20 SPU Lockstep Module (SPULCKSTP)

This describes the TC35x specific customisations of the lockstep module for the SPU.

## 20.1 TC35x Specific IP Configuration

There is no device specific customisation

## 20.2 TC35x Specific Register Set

#### Table 220 Register Address Space - SPULCKSTP

| Module    | Base Address          | End Address           | Note                       |
|-----------|-----------------------|-----------------------|----------------------------|
| SPULCKSTP | FA700000 <sub>H</sub> | FA7000FF <sub>H</sub> | SPU LOCKSTEP SFR Registers |

#### Table 221 Register Overview - SPULCKSTP (ascending Offset Address)

| <b>Short Name</b>     | Long Name                      | Offset<br>Address | Page<br>Number        |
|-----------------------|--------------------------------|-------------------|-----------------------|
| SPULCKSTP_CLC         | Clock Control                  | 000 <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_MODID       | Module Identification Register | 004 <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_CTRL        | SPU Lockstep Control           | 010 <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_ERROR       | Error Monitoring Register      | 018 <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_ERRCLR      | Error Clear                    | 01C <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_TEST        | Alarm Test Register            | 020 <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_SPUCTR<br>L | SPU Control                    | 024 <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_ACCEN0      | Access Enable Register 0       | 0E4 <sub>H</sub>  | See<br>Family<br>Spec |
| SPULCKSTP_ACCEN1      | Access Enable Register 1       | 0E8 <sub>H</sub>  | See<br>Family<br>Spec |

## **AURIX™ TC35x**



## SPU Lockstep Module (SPULCKSTP)

## 20.3 TC35x Specific Registers

There are no registers specific to the TC35x  $\,$ 

# 20.4 Connectivity

Empty section

## 20.5 Revision History

### **Table 222 Revision History**

| Reference | Change to Previous Version      | Comment |
|-----------|---------------------------------|---------|
| V1.2.5    |                                 |         |
| All       | No changes to previous version. |         |



#### 21 **Extended Memory (EMEM)**

This is the TC35x specific information related to the EMEM module of the AURIXTC3XX product family.

#### **TC35x Specific IP Configuration** 21.1

The TC35x EMEM contains 2 Mbyte of extension memory in two instances of the EMEM module.

#### 21.2 **TC35x Specific Register Set**

#### Table 223 **Register Address Space - EMEM**

| Module | Base Address          | End Address           | Note                                    |
|--------|-----------------------|-----------------------|-----------------------------------------|
| EMEM   | FA006000 <sub>H</sub> | FA0060FF <sub>H</sub> | BPI SFF (access to EMEM core registers) |

#### Table 224 **Register Address Space - EMEM\_MPU**

| Module   | Base Address          | End Address           | Note                                                    |
|----------|-----------------------|-----------------------|---------------------------------------------------------|
| EMEMMPU0 | FB000000 <sub>H</sub> | FB00FFFF <sub>H</sub> | SRI slave interface 0 (access to EMEM module registers) |
| EMEMMPU1 | FB010000 <sub>H</sub> | FB01FFFF <sub>H</sub> | SRI slave interface 1 (access to EMEM module registers) |

#### **Table 225** Register Address Space - EMEM\_RAM

| Module     | <b>Base Address</b>   | <b>End Address</b>    | Note                                                                  |
|------------|-----------------------|-----------------------|-----------------------------------------------------------------------|
| (EMEMRAMO) | 99000000 <sub>H</sub> | 990FFFFF <sub>H</sub> | BBB slave interface 0 (access to EMEM module RAM, cached segment)     |
|            | 99000000 <sub>H</sub> | 990FFFFF <sub>H</sub> | SRI slave interface 0 (access to EMEM module RAM, cached segment)     |
|            | B9000000 <sub>H</sub> | B90FFFFF <sub>H</sub> | BBB slave interface 0 (access to EMEM module RAM, non-cached segment) |
|            | B9000000 <sub>H</sub> | B90FFFFF <sub>H</sub> | SRI slave interface 0 (access to EMEM module RAM, non-cached segment) |
| (EMEMRAM1) | 99100000 <sub>H</sub> | 991FFFFF <sub>H</sub> | BBB slave interface 1 (access to EMEM module RAM, cached segment)     |
|            | 99100000 <sub>H</sub> | 991FFFFF <sub>H</sub> | SRI slave interface 1 (access to EMEM module RAM, cached segment)     |
|            | B9100000 <sub>H</sub> | B91FFFFF <sub>H</sub> | BBB slave interface 1 (access to EMEM module RAM, non-cached segment) |
|            | B9100000 <sub>H</sub> | B91FFFFF <sub>H</sub> | SRI slave interface 1 (access to EMEM module RAM, non-cached segment) |

#### Table 226 **Register Address Space - XTM**

| Module | <b>Base Address</b>   | <b>End Address</b>    | Note                    |
|--------|-----------------------|-----------------------|-------------------------|
| (XTM)  | B9400000 <sub>H</sub> | B947FFFF <sub>H</sub> | XTM FPI slave interface |



Table 227 Register Overview - EMEM (ascending Offset Address)

| <b>Short Name</b>   | Description                                   | Offset            | Access Mode |        | Page                  |  |
|---------------------|-----------------------------------------------|-------------------|-------------|--------|-----------------------|--|
|                     |                                               | Address           | Read Write  |        | Number                |  |
| EMEM_CLC            | EMEM Core Clock Control Register              |                   | U,SV        | SV,E,P | See<br>Family<br>Spec |  |
| EMEM_ID             | EMEM Core Module Identification Register      | 0008 <sub>H</sub> | U,SV        | BE     | See<br>Family<br>Spec |  |
| EMEM_TILECON<br>FIG | EMEM Core Tile Configuration Register         | 0020 <sub>H</sub> | U,SV        | U,SV,P | See<br>Family<br>Spec |  |
| EMEM_TILECC         | EMEM Core Tile Control Common Memory Register | 0024 <sub>H</sub> | U,SV        | U,SV,P | See<br>Family<br>Spec |  |
| EMEM_TILECT         | EMEM Core Tile Control Trace Memory Register  | 0028 <sub>H</sub> | U,SV        | U,SV,P | See<br>Family<br>Spec |  |
| EMEM_TILESTA<br>TE  | EMEM Core Tile Status Register                | 002C <sub>H</sub> | U,SV        | BE     | See<br>Family<br>Spec |  |
| EMEM_SBRCTR         | CTR EMEM Core Standby RAM Control Register    |                   | U,SV        | U,SV,P | See<br>Family<br>Spec |  |
| EMEM_ACCEN1         | EMEM Core Access Enable Register 1            | 00F8 <sub>H</sub> | U,SV        | BE     | See<br>Family<br>Spec |  |
| EMEM_ACCEN0         | EMEM Core Access Enable Register 0            | 00FC <sub>H</sub> | U,SV        | SV,SE  | See<br>Family<br>Spec |  |

Table 228 Register Overview - EMEMMPU0 (ascending Offset Address)

| <b>Short Name</b>   | Long Name                               | Offset             | Access Mode |        | Reset                | Page                  |
|---------------------|-----------------------------------------|--------------------|-------------|--------|----------------------|-----------------------|
|                     |                                         | Address            | Read        | Write  |                      | Number                |
| EMEMMPU0_CLC        | EMEM Module Clock Control<br>Register   | 00000 <sub>H</sub> | SV          | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| EMEMMPU0_MO<br>DID  | EMEM Module ID Register                 | 00008 <sub>H</sub> | SV          | R      | Application<br>Reset | See<br>Family<br>Spec |
| EMEMMPU0_ACC<br>EN0 | EMEM Module Access<br>Enable Register 0 | 00010 <sub>H</sub> | SV          | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |



Table 228 Register Overview - EMEMMPU0 (ascending Offset Address) (cont'd)

| <b>Short Name</b>                   | Long Name                                              | Offset                                    | Access     | Mode    | Reset                | Page                  |  |
|-------------------------------------|--------------------------------------------------------|-------------------------------------------|------------|---------|----------------------|-----------------------|--|
|                                     |                                                        | Address                                   | Read Write |         |                      | Number                |  |
| EMEMMPU0_ACC<br>EN1                 | EMEM Module Access<br>Enable Register 1                | 00014 <sub>H</sub>                        | SV         | SV,SE   | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_ME<br>MCON                 | EMEM Module Memory<br>Control Register                 | 00020 <sub>H</sub>                        | SV         | SV,E,P  | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_SCT<br>RL                  | EMEM Module Safety<br>Control Register                 | 00024 <sub>H</sub>                        | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_RGN<br>LAi<br>(i=0-7)      | EMEM Module Region i<br>Lower Address Register         | 00050 <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_RGN<br>UAi<br>(i=0-7)      | EMEM Module Region i<br>Upper Address Register         | 00054 <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_RGN<br>ACCENWAi<br>(i=0-7) | EMEM Module Region i Write<br>Access Enable Register 0 | 00058 <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_RGN<br>ACCENWBi<br>(i=0-7) | EMEM Module Region i Write<br>Access Enable Register 1 | 0005C <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_RGN<br>ACCENRAi<br>(i=0-7) | EMEM Module Region i Read<br>Access Enable Register 0  | 000D8 <sub>H</sub> +<br>i*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU0_RGN<br>ACCENRBi<br>(i=0-7) | EMEM Module Region i Read<br>Access Enable Register 1  | 000DC <sub>H</sub> +<br>i*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |

Table 229 Register Overview - EMEMMPU1 (ascending Offset Address)

| Short Name          | Long Name                               | Offset             | Access Mode |        | Reset                | Page                  |
|---------------------|-----------------------------------------|--------------------|-------------|--------|----------------------|-----------------------|
|                     |                                         | Address            | Read        | Write  |                      | Number                |
| EMEMMPU1_CLC        | EMEM Module Clock Control<br>Register   | 00000 <sub>H</sub> | SV          | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| EMEMMPU1_MO<br>DID  | EMEM Module ID Register                 | 00008 <sub>H</sub> | SV          | R      | Application<br>Reset | See<br>Family<br>Spec |
| EMEMMPU1_ACC<br>EN0 | EMEM Module Access<br>Enable Register 0 | 00010 <sub>H</sub> | SV          | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |



Table 229 Register Overview - EMEMMPU1 (ascending Offset Address) (cont'd)

| Short Name                          | Long Name                                              | Offset                                    | Access     | Mode    | Reset                | Page                  |  |
|-------------------------------------|--------------------------------------------------------|-------------------------------------------|------------|---------|----------------------|-----------------------|--|
|                                     |                                                        | Address                                   | Read Write |         |                      | Number                |  |
| EMEMMPU1_ACC<br>EN1                 | EMEM Module Access<br>Enable Register 1                | 00014 <sub>H</sub>                        | SV         | SV,SE   | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_ME<br>MCON                 | EMEM Module Memory<br>Control Register                 | 00020 <sub>H</sub>                        | SV         | SV,E,P  | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_SCT<br>RL                  | EMEM Module Safety<br>Control Register                 | 00024 <sub>H</sub>                        | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_RGN<br>LAi<br>(i=0-7)      | EMEM Module Region i<br>Lower Address Register         | 00050 <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_RGN<br>UAi<br>(i=0-7)      | EMEM Module Region i<br>Upper Address Register         | 00054 <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_RGN<br>ACCENWAi<br>(i=0-7) | EMEM Module Region i Write<br>Access Enable Register 0 | 00058 <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_RGN<br>ACCENWBi<br>(i=0-7) | EMEM Module Region i Write<br>Access Enable Register 1 | 0005C <sub>H</sub> +i<br>*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_RGN<br>ACCENRAi<br>(i=0-7) | EMEM Module Region i Read<br>Access Enable Register 0  | 000D8 <sub>H</sub> +<br>i*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |
| EMEMMPU1_RGN<br>ACCENRBi<br>(i=0-7) | EMEM Module Region i Read<br>Access Enable Register 1  | 000DC <sub>H</sub> +<br>i*10 <sub>H</sub> | SV         | SV,SE,P | Application<br>Reset | See<br>Family<br>Spec |  |

# 21.3 TC35x Specific Registers

There are no TC35x specific registers in the EMEM.

## 21.4 Connectivity

Nothing included at this release

## **AURIX™ TC35x**



#### **Extended Memory (EMEM)**

## 21.5 Revision History

#### Table 230 Revision History

| Tubic 250 | Revision mistory                                                                 |         |
|-----------|----------------------------------------------------------------------------------|---------|
| Reference | Change to Previous Version                                                       | Comment |
| V1.3.12   |                                                                                  |         |
|           | Updated to align with EMEM_AURIXTC3XX V1.3.12 specification chapter.             |         |
| V1.3.13   |                                                                                  |         |
|           | No changes.                                                                      |         |
| V1.3.14   |                                                                                  |         |
| Page 1    | Correction of configuration size in chapter 1.1                                  |         |
| V1.4.1    |                                                                                  |         |
| Page 2    | Add extra registers TILESTATE1 and TILECONFIG1 to support increased memory size. |         |
| V1.4.2    |                                                                                  |         |
| _         | No functional changes.                                                           |         |
| V1.4.3    |                                                                                  |         |
| _         | No functional changes.                                                           |         |
| V1.4.4    |                                                                                  |         |
| _         | No functional changes.                                                           |         |



Radar Interface (RIF)

## 22 Radar Interface (RIF)

This chapter describes the Radar Interface (RIF) module of the TC35x.

#### **22.1** TC35x Specific IP Configuration

See features in the family spec.

Table 231 TC35x specific configuration of RIF

| Parameter                                                   | RIF0                   | RIF1                   |
|-------------------------------------------------------------|------------------------|------------------------|
| Software Triggered Reset of the Module Kernel               | Kernel Reset (software | Kernel Reset (software |
| This reset does not affect the bus interfaces and therefore | controlled by KRST0-1  | controlled by KRST0-1  |
| cannot cause a protocol violation. Other outputs are        | registers)             | registers)             |
| synchronously forced to the idle state                      |                        |                        |

#### 22.2 TC35x Specific Register Set

#### 22.2.1 Address Map

Table 232 Register Address Space - RIF

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| RIF0   | FA040000 <sub>H</sub> | FA0401FF <sub>H</sub> | FPI slave interface |
| RIF1   | FA040200 <sub>H</sub> | FA0403FF <sub>H</sub> | FPI slave interface |

Note:

The absolute register address is calculated as follows: Module Base Address + Offset Address

A register is addressed word wise.

## 22.3 TC35x Specific Registers

No deviations from the Family Spec

#### 22.4 Connectivity

Table 233 Connections of RIF0

| Interface Signals connects |      | Description           |                                 |
|----------------------------|------|-----------------------|---------------------------------|
| RIF0:RAMP1B                | from | P02.6:IN              | External RAMP B input           |
| RIF0:safety_alarm          | to   | SMU:rif0_safety_alarm | RIF Alarm                       |
| RIF0:ERR                   | to   | INT:rif0.ERR          | Radar Interface Service Request |
| RIF0:INT                   |      | INT:rif0.INT          |                                 |



#### Radar Interface (RIF)

Table 234 Connections of RIF0

| Interface Signals | conn | ects         | Description                                      |
|-------------------|------|--------------|--------------------------------------------------|
| RIF0:CLKN         | from | TC35x:P50.4  | LVDS RX Input (inverted Serial Clock)            |
| RIF0:CLKP         | from | TC35x:P50.5  | LVDS RX Input (Serial Clock)                     |
| RIF0:D1N          | from | TC35x:P50.0  | LVDS RX Input (inverted Data Bits of Channel #0) |
| RIF0:D2N          | from | TC35x:P50.2  | LVDS RX Input (inverted Data Bits of Channel #1) |
| RIF0:D3N          | from | TC35x:P50.8  | LVDS RX Input (inverted Data Bits of Channel #2) |
| RIF0:D4N          | from | TC35x:P50.10 | LVDS RX Input (inverted Data Bits of Channel #3) |
| RIF0:D1P          | from | TC35x:P50.1  | LVDS RX Input (Data Bits of Channel #0)          |
| RIF0:D2P          | from | TC35x:P50.3  | LVDS RX Input (Data Bits of Channel #1)          |
| RIF0:D3P          | from | TC35x:P50.9  | LVDS RX Input (Data Bits of Channel #2)          |
| RIF0:D4P          | from | TC35x:P50.11 | LVDS RX Input (Data Bits of Channel #3)          |
| RIF0:FRN          | from | TC35x:P50.6  | LVDS RX Input (inverted FrameClock)              |
| RIF0:FRP          | from | TC35x:P50.7  | LVDS RX Input (FrameClock)                       |

#### Table 235 Connections of RIF1

| Interface Signals | terface Signals connects |                       | Description                     |
|-------------------|--------------------------|-----------------------|---------------------------------|
| RIF1:RAMP1B       | from                     | P10.8:IN              | External RAMP B input           |
| RIF1:safety_alarm | to                       | SMU:rif1_safety_alarm | RIF Alarm                       |
| RIF1:ERR          | to                       | INT:rif1.ERR          | Radar Interface Service Request |
| RIF1:INT          |                          | INT:rif1.INT          |                                 |

#### Table 236 Connections of RIF1

| Interface Signals | conn | ects         | Description                                      |
|-------------------|------|--------------|--------------------------------------------------|
| RIF1:CLKN         | from | TC35x:P51.4  | LVDS RX Input (inverted Serial Clock)            |
| RIF1:CLKP         | from | TC35x:P51.5  | LVDS RX Input (Serial Clock)                     |
| RIF1:D1N          | from | TC35x:P51.0  | LVDS RX Input (inverted Data Bits of Channel #0) |
| RIF1:D2N          | from | TC35x:P51.2  | LVDS RX Input (inverted Data Bits of Channel #1) |
| RIF1:D3N          | from | TC35x:P51.8  | LVDS RX Input (inverted Data Bits of Channel #2) |
| RIF1:D4N          | from | TC35x:P51.10 | LVDS RX Input (inverted Data Bits of Channel #3) |
| RIF1:D1P          | from | TC35x:P51.1  | LVDS RX Input (Data Bits of Channel #0)          |
| RIF1:D2P          | from | TC35x:P51.3  | LVDS RX Input (Data Bits of Channel #1)          |
| RIF1:D3P          | from | TC35x:P51.9  | LVDS RX Input (Data Bits of Channel #2)          |

## **AURIX™ TC35x**



#### Radar Interface (RIF)

**Table 236 Connections of RIF1** (cont'd)

| Interface Signals | conne | ects         | Description                             |
|-------------------|-------|--------------|-----------------------------------------|
| RIF1:D4P          | from  | TC35x:P51.11 | LVDS RX Input (Data Bits of Channel #3) |
| RIF1:FRN          | from  | TC35x:P51.6  | LVDS RX Input (inverted FrameClock)     |
| RIF1:FRP          | from  | TC35x:P51.7  | LVDS RX Input (FrameClock)              |

# 22.5 Revision History

## Table 237 Revision History

| Change to Previous Version                                                                                                                                                                   | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Register and Connectivity Tables updated                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| No functional changes.                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| No functional changes.                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Device specific registers, (RIF0_FLM, RIF1_FLM, RIF0_INTCON, RIF1_INTCON, RIF0_FLAGSSET, RIF1_FLAGSSET) are moved from the family spec to the appendix.  No functional changes.              | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| For registers from ESI to REGCRC, Kernel reset values are added for clarification.  Device specific registers, RIF0_FLAGSCL and RIF1_FLAGSCL are moved from the family spec to the appendix. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Device specific registers (RIF0_DBGDLY0, RIF1_DBGDLY0, RIF0_DBGDLY1, RIF1_DBGDLY1) are moved from the family spec to the appendix.                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Device specific registers, RIF0_ESI and RIF1_ESI are moved from the family spec to the appendix.                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| No functional changes.                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| No functional changes.                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| No functional changes.                                                                                                                                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                              | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| References to TC3Ax are removed                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                              | Register and Connectivity Tables updated  No functional changes.  Device specific registers, (RIF0_FLM, RIF1_FLM, RIF0_INTCON, RIF1_INTCON, RIF0_FLAGSSET, RIF1_FLAGSSET) are moved from the family spec to the appendix. No functional changes.  For registers from ESI to REGCRC, Kernel reset values are added for clarification. Device specific registers, RIF0_FLAGSCL and RIF1_FLAGSCL are moved from the family spec to the appendix.  Device specific registers (RIF0_DBGDLY0, RIF1_DBGDLY0, RIF0_DBGDLY1, RIF1_DBGDLY1) are moved from the family spec to the appendix.  Device specific registers, RIF0_ESI and RIF1_ESI are moved from the family spec to the appendix.  No functional changes.  No functional changes. |



High Speed Pulse Density Modulation Module (HSPDM)

# 23 High Speed Pulse Density Modulation Module (HSPDM)

Text with reference to family spec.

#### 23.1 TC35x Specific IP Configuration

See features in the family spec.

Table 238 TC35x specific configuration of HSPDM

| Parameter                | HSPDM                 |
|--------------------------|-----------------------|
| HSPDM ram                | F0280000 <sub>H</sub> |
| HSPDM ram size           | 2000 <sub>H</sub>     |
| HSPDM BPI registers      | F0282000 <sub>H</sub> |
| HSPDM BPI registers size | 100 <sub>H</sub>      |
| SRAM size in byte        | 8192                  |

#### 23.2 TC35x Specific Register Set

There are no specific register set.

#### 23.2.1 Address Map

Table 239 Register Address Space - HSPDM

| Module  | Base Address          | <b>End Address</b>    | Note                                         |
|---------|-----------------------|-----------------------|----------------------------------------------|
| (HSPDM) | F0280000 <sub>H</sub> | F0281FFF <sub>H</sub> | FPI slave interface for SRAM access          |
| HSPDM   | F0282000 <sub>H</sub> | F02820FF <sub>H</sub> | FPI slave interface for BPI registers access |

Note: The absolute register address is calculated as follows: Module Base Address + Offset Address

A register is addressed word wise.

HSPDM RAM takes 8KBytes address space starting from 0xF028 0000 to 0xF028 1FFF.

#### 23.3 TC35x Specific Registers

There are no device specific registers for HSPDM in TC35x.

#### 23.4 Connectivity

There will be connections to the VADC.

#### 23.4.1 Connections Regarding Hardware Run Feature

HSPDM module can be started by a CAN message. The reception (or transmission) of CAN message can trigger an interrupt. The interrupt signal can be delayed by a CCU6 timer module for a programmable time interval. The delayed interrupt signal can be used for starting the HSPDM module.



#### **High Speed Pulse Density Modulation Module (HSPDM)**



Figure 6 Hardware Run Connections

## 23.4.2 Pinning and Layout

The output signals of the HSPDM module are connected to the following pads:

- P22.3 MUTE
- P22.4 BS0
- P22.5 BS1

## 23.5 Revision History

#### **Table 240 Revision History**

| Reference | Change to Previous Version | Comment |  |  |  |  |
|-----------|----------------------------|---------|--|--|--|--|
| V0.7.8    |                            |         |  |  |  |  |
|           | No change in appendix      |         |  |  |  |  |
| V0.7.9    |                            |         |  |  |  |  |
| Page 2    | Typo "Histrory" fixed.     |         |  |  |  |  |

## **AURIX™ TC35x**



Camera and ADC Interface (CIF)

# 24 Camera and ADC Interface (CIF)

This device doesn't contain a CIF module.



**System Timer (STM)** 

## 25 System Timer (STM)

This chapter describes the device specific details in TC35x.

## 25.1 TC35x Specific IP Configuration

See features in family spec

#### 25.2 TC35x Specific Register Set

#### **Register Address Space Table**

The address space for the module registers is defined below

Table 241 Register Address Space - STM

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| STM0   | F0001000 <sub>H</sub> | F00010FF <sub>H</sub> | FPI slave interface |
| STM1   | F0001100 <sub>H</sub> | F00011FF <sub>H</sub> | FPI slave interface |
| STM2   | F0001200 <sub>H</sub> | F00012FF <sub>H</sub> | FPI slave interface |

#### **Register Overview Table**

There are no product specific register for this module.

#### 25.3 TC35x Specific Registers

There are no product specific register for this module.

#### 25.4 Connectivity

The tables below list all the connections of STM instances.

Table 242 Connections of STM0

| Interface Signals | coni | nects             | Description                    |
|-------------------|------|-------------------|--------------------------------|
| STM0:SR0_INT      |      | CAN0:STM0.SR0_INT | System Timer Service Request 0 |
|                   |      | CAN1:STM0.SR0_INT |                                |
|                   |      | INT:stm0.SR0_INT  |                                |
| STM0:SR1_INT      |      | CAN0:STM0.SR1_INT | System Timer Service Request 1 |
|                   |      | CAN1:STM0.SR1_INT |                                |
|                   |      | INT:stm0.SR1_INT  |                                |

#### Table 243 Connections of STM1

| Interface Signals | conr | iects             | Description                    |
|-------------------|------|-------------------|--------------------------------|
| STM1:SR0_INT      | to   | CAN0:STM1.SR0_INT | System Timer Service Request 0 |
|                   |      | CAN1:STM1.SR0_INT |                                |
|                   |      | INT:stm1.SR0_INT  |                                |



#### **System Timer (STM)**

### **Table 243 Connections of STM1** (cont'd)

| Interface Signals | conn | ects              | Description                    |
|-------------------|------|-------------------|--------------------------------|
| STM1:SR1_INT      | to   | CAN0:STM1.SR1_INT | System Timer Service Request 1 |
|                   |      | CAN1:STM1.SR1_INT |                                |
|                   |      | INT:stm1.SR1_INT  |                                |

#### **Table 244 Connections of STM2**

| Interface Signals | coni | nects             | Description                    |
|-------------------|------|-------------------|--------------------------------|
| STM2:SR0_INT      |      | CAN0:STM2.SR0_INT | System Timer Service Request 0 |
|                   |      | CAN1:STM2.SR0_INT |                                |
|                   |      | INT:stm2.SR0_INT  |                                |
| STM2:SR1_INT      |      | CAN0:STM2.SR1_INT | System Timer Service Request 1 |
|                   |      | CAN1:STM2.SR1_INT |                                |
|                   |      | INT:stm2.SR1_INT  |                                |

# 25.5 Revision History

#### **Table 245 Revision History**

| Reference | Change to Previous Version | Comment |  |  |  |  |
|-----------|----------------------------|---------|--|--|--|--|
| V9.2.3    |                            |         |  |  |  |  |
| Page 1    | Connection tables updated. |         |  |  |  |  |
| V9.2.4    |                            |         |  |  |  |  |
| _         | No changes.                |         |  |  |  |  |

## **AURIX™ TC35x**



**Generic Timer Module (GTM)** 

# 26 Generic Timer Module (GTM)

This device doesn't contain a GTM.



### **Capture/Compare Unit 6 (CCU6)**

## 27 Capture/Compare Unit 6 (CCU6)

This chapter describes the specific properties of the product TC35x, which is a member of the product family TC3XX.

The functionality of the CCU6 is described in the TC3XX family documentation. The complete product description consists of the family documentation and this product-specific appendix.

### 27.1 TC35x Specific Register Set

Table 246 Register Address Space - CCU6

| Module Base Address End Address |                       | End Address           | Note                |  |  |
|---------------------------------|-----------------------|-----------------------|---------------------|--|--|
| CCU60                           | F0002A00 <sub>H</sub> | F0002AFF <sub>H</sub> | FPI slave interface |  |  |
| CCU61                           | F0002B00 <sub>H</sub> | F0002BFF <sub>H</sub> | FPI slave interface |  |  |

Note:

Register MOSEL controls the trigger signals from both CCU6 kernels (CCU60 and CCU61) of the CCU6 module, and is only available in the address space of kernel CCU60.

#### **Register Overview Tables of CCU6**

Table 247 Register Overview - CCU60 (ascending Offset Address)

| <b>Short Name</b> | Long Name                                    | Offset<br>Address | Access Mode |            | Reset                | Page                  |
|-------------------|----------------------------------------------|-------------------|-------------|------------|----------------------|-----------------------|
|                   |                                              |                   | Read        | Write      | -                    | Number                |
| CCU60_CLC         | Clock Control Register                       | 0000 <sub>H</sub> | U,SV        | SV,E,P     | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_MCFG        | Module Configuration<br>Register             | 0004 <sub>H</sub> | U,SV        | U,SV,P     | See Family Spec      | See<br>Family<br>Spec |
| CCU60_ID          | Module Identification<br>Register            | 0008 <sub>H</sub> | U,SV        | BE         | See Family Spec      | See<br>Family<br>Spec |
| CCU60_MOSEL       | CCU60 Module Output<br>Select Register       | 000C <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_PISEL0      | Port Input Select Register 0                 | 0010 <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_PISEL2      | Port Input Select Register 2                 | 0014 <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_KSCSR       | Kernel State Control<br>Sensitivity Register | 001C <sub>H</sub> | U,SV        | U,SV,P,OEN | See Family Spec      | See<br>Family<br>Spec |
| CCU60_T12         | Timer T12 Counter Register                   | 0020 <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |



### **Capture/Compare Unit 6 (CCU6)**

Table 247 Register Overview - CCU60 (ascending Offset Address) (cont'd)

| Short Name              | Long Name                                       | Offset Access Mode         |      |        | Reset                | Page                  |
|-------------------------|-------------------------------------------------|----------------------------|------|--------|----------------------|-----------------------|
|                         |                                                 | Address                    | Read | Write  |                      | Number                |
| CCU60_T12PR             | Timer 12 Period Register                        | 0024 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_T12DTC            | Dead-Time Control Register<br>for Timer12       | 0028 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_CC6xR<br>(x=0-2)  | Capture/Compare Register for Channel CC6x       | 0030 <sub>H</sub> +x<br>*4 | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_CC6xSR<br>(x=0-2) | Capture/Compare Shadow<br>Reg. for Channel CC6x | 0040 <sub>H</sub> +x<br>*4 | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_T13               | Timer T13 Counter Register                      | 0050 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_T13PR             | Timer 13 Period Register                        | 0054 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_CC63R             | Compare Register for T13                        | 0058 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_CC63SR            | Compare Shadow Register for T13                 | 005C <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_CMPSTAT           | Compare State Register                          | 0060 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_CMPMOD<br>IF      | Compare State Modification<br>Register          | 0064 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_T12MSEL           | T12 Mode Select Register                        | 0068 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_TCTR0             | Timer Control Register 0                        | 0070 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_TCTR2             | Timer Control Register 2                        | 0074 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_TCTR4             | Timer Control Register 4                        | 0078 <sub>H</sub>          | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



V2.0.0

### **Capture/Compare Unit 6 (CCU6)**

Table 247 Register Overview - CCU60 (ascending Offset Address) (cont'd)

| Short Name                                 | Long Name                                    | Offset Access Mode |      | Mode     | Reset                | Page                  |  |
|--------------------------------------------|----------------------------------------------|--------------------|------|----------|----------------------|-----------------------|--|
|                                            |                                              | Address            | Read | Write    |                      | Number                |  |
| CCU60_MODCTR                               | OCTR Modulation Control Register             |                    | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_TRPCTR                               | Trap Control Register                        | 0084 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_PSLR                                 | Passive State Level Register                 | 0088 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_MCMOUT<br>S                          | Multi-Channel Mode Output<br>Shadow Register | 008C <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_MCMOUT                               | Multi-Channel Mode Output<br>Register        | 0090 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_MCMCTR                               | Multi-Channel Mode Control<br>Register       | 0094 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_IMON                                 | Input Monitoring Register                    | 0098 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_LI                                   | Lost Indicator Register                      | 009C <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_IS                                   | Interrupt Status Register                    | 00A0 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_ISS                                  | Interrupt Status Set Register                |                    | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_ISR                                  | Interrupt Status Reset<br>Register           | 00A8 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_INP                                  | Interrupt Node Pointer<br>Register           | 00AC <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_IEN                                  | Interrupt Enable Register                    | 00B0 <sub>H</sub>  | U,SV | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU60_OCS OCDS Control and Status Register |                                              | 00E8 <sub>H</sub>  | U,SV | SV,P,OEN | See Family Spec      | See<br>Family<br>Spec |  |



### **Capture/Compare Unit 6 (CCU6)**

Table 247 Register Overview - CCU60 (ascending Offset Address) (cont'd)

| Short Name    | Long Name                             | Offset            | Access Mode |        | Reset                | Page                  |
|---------------|---------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|               |                                       | Address           | Read        | Write  |                      | Number                |
| CCU60_KRSTCLR | Kernel Reset Status Clear<br>Register | 00EC <sub>H</sub> | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_KRST1   | Kernel Reset Register 1               | 00F0 <sub>H</sub> | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_KRST0   | Kernel Reset Register 0               | 00F4 <sub>H</sub> | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU60_ACCEN0  | Access Enable Register 0              | 00FC <sub>H</sub> | U,SV        | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |

## Table 248 Register Overview - CCU61 (ascending Offset Address)

| <b>Short Name</b>                    | Long Name                                         | Offset            | Access Mode |            | Reset                | Page                  |  |
|--------------------------------------|---------------------------------------------------|-------------------|-------------|------------|----------------------|-----------------------|--|
|                                      |                                                   | Address           | Read        | Write      |                      | Number                |  |
| CCU61_CLC Clock Control Register     |                                                   | 0000 <sub>H</sub> | U,SV        | SV,E,P     | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_MCFG                           | Module Configuration<br>Register                  | 0004 <sub>H</sub> | U,SV        | U,SV,P     | See Family Spec      | See<br>Family<br>Spec |  |
| CCU61_ID                             | Module Identification<br>Register                 | 0008 <sub>H</sub> | U,SV        | BE         | See Family Spec      | See<br>Family<br>Spec |  |
| CCU61_PISEL0                         | Port Input Select Register 0                      | 0010 <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_PISEL2                         | Port Input Select Register 2                      | 0014 <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_KSCSR                          | SCSR Kernel State Control<br>Sensitivity Register |                   | U,SV        | U,SV,P,OEN | See Family Spec      | See<br>Family<br>Spec |  |
| CCU61_T12                            | Timer T12 Counter Register                        | 0020 <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_T12PR Timer 12 Period Register |                                                   | 0024 <sub>H</sub> | U,SV        | U,SV,P     | Application<br>Reset | See<br>Family<br>Spec |  |



V2.0.0

2021-02

### **Capture/Compare Unit 6 (CCU6)**

Table 248 Register Overview - CCU61 (ascending Offset Address) (cont'd)

| Short Name                               | Long Name                                       | Offset Access Mode         |             |        | Reset                | Page                  |  |
|------------------------------------------|-------------------------------------------------|----------------------------|-------------|--------|----------------------|-----------------------|--|
|                                          |                                                 | Address                    | Read        | Write  |                      | Number                |  |
| CCU61_T12DTC                             | Dead-Time Control Register for Timer12          |                            | U,SV U,SV,P |        | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_CC6xR<br>(x=0-2)                   | Capture/Compare Register for Channel CC6x       | 0030 <sub>H</sub> +x<br>*4 | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_CC6xSR<br>(x=0-2)                  | Capture/Compare Shadow<br>Reg. for Channel CC6x | 0040 <sub>H</sub> +x<br>*4 | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_T13                                | Timer T13 Counter Register                      | 0050 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_T13PR                              | Timer 13 Period Register                        | 0054 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_CC63R                              | Compare Register for T13                        | 0058 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_CC63SR                             | Compare Shadow Register for T13                 | 005C <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_CMPSTAT                            | Compare State Register                          | 0060 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_CMPMOD<br>IF                       | Compare State Modification<br>Register          | 0064 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_T12MSEL                            | T12MSEL T12 Mode Select Register                |                            | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_TCTR0                              | Timer Control Register 0                        | 0070 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_TCTR2                              | Timer Control Register 2                        | 0074 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_TCTR4                              | Timer Control Register 4                        | 0078 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| CCU61_MODCTR Modulation Control Register |                                                 | 0080 <sub>H</sub>          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |



## **Capture/Compare Unit 6 (CCU6)**

Table 248 Register Overview - CCU61 (ascending Offset Address) (cont'd)

| Short Name        | Long Name                                    | Offset            | Access Mode |          | Reset                | Page                  |
|-------------------|----------------------------------------------|-------------------|-------------|----------|----------------------|-----------------------|
|                   |                                              | Address           | Read        | Write    |                      | Number                |
| CCU61_TRPCTR      | Trap Control Register                        | 0084 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_PSLR        | Passive State Level Register                 | 0088 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_MCMOUT<br>S | Multi-Channel Mode Output<br>Shadow Register | 008C <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_MCMOUT      | Multi-Channel Mode Output<br>Register        | 0090 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_MCMCTR      | Multi-Channel Mode Control<br>Register       | 0094 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_IMON        | Input Monitoring Register                    | 0098 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_LI          | Lost Indicator Register                      | 009C <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_IS          | Interrupt Status Register                    | 00A0 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_ISS         | Interrupt Status Set Register                | 00A4 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_ISR         | Interrupt Status Reset<br>Register           | 00A8 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_INP         | Interrupt Node Pointer<br>Register           | 00AC <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_IEN         | Interrupt Enable Register                    | 00B0 <sub>H</sub> | U,SV        | U,SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_OCS         | OCDS Control and Status<br>Register          | 00E8 <sub>H</sub> | U,SV        | SV,P,OEN | See Family Spec      | See<br>Family<br>Spec |
| CCU61_KRSTCLR     | Kernel Reset Status Clear<br>Register        | 00EC <sub>H</sub> | U,SV        | SV,E,P   | Application<br>Reset | See<br>Family<br>Spec |



### **Capture/Compare Unit 6 (CCU6)**

Table 248 Register Overview - CCU61 (ascending Offset Address) (cont'd)

| Short Name   | Long Name                | Offset            | Access Mode |        | Reset                | Page                  |
|--------------|--------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|              |                          | Address           | Read        | Write  |                      | Number                |
| CCU61_KRST1  | Kernel Reset Register 1  | 00F0 <sub>H</sub> | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_KRST0  | Kernel Reset Register 0  | 00F4 <sub>H</sub> | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| CCU61_ACCEN0 | Access Enable Register 0 | 00FC <sub>H</sub> | U,SV        | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |

# 27.2 TC35x Specific Registers

No deviations from the Family Spec

## 27.3 Connectivity

Table 249 Connections of CCU60

| Interface Signals | conn | ects          | Description          |
|-------------------|------|---------------|----------------------|
| CCU60:CC60        | to   | IOM:MON1(2)   | T12 PWM channel 60   |
|                   |      | IOM:REF1(6)   |                      |
|                   |      | P02.0:ALT(7)  |                      |
|                   |      | P02.6:ALT(7)  |                      |
|                   |      | P11.12:ALT(7) |                      |
|                   |      | P15.6:ALT(7)  |                      |
|                   |      | P34.2:ALT(7)  |                      |
| CCU60:CC61        | to   | IOM:MON1(1)   | T12 PWM channel 61   |
|                   |      | IOM:REF1(5)   |                      |
|                   |      | P02.2:ALT(7)  |                      |
|                   |      | P02.7:ALT(7)  |                      |
|                   |      | P11.11:ALT(7) |                      |
|                   |      | P15.5:ALT(7)  |                      |
| CCU60:CC62        | to   | IOM:MON1(0)   | T12 PWM channel 62   |
|                   |      | IOM:REF1(4)   |                      |
|                   |      | P02.4:ALT(7)  |                      |
|                   |      | P02.8:ALT(7)  |                      |
|                   |      | P11.10:ALT(7) |                      |
|                   |      | P15.4:ALT(7)  |                      |
| CCU60:CC60INA     | from | P02.0:IN      | T12 capture input 60 |
| CCU60:CC61INA     | from | P02.2:IN      | T12 capture input 61 |
| CCU60:CC62INA     | from | P02.4:IN      | T12 capture input 62 |

## **AURIX™ TC35x**



### **Capture/Compare Unit 6 (CCU6)**

**Table 249 Connections of CCU60** (cont'd)

| Interface Signals | conn | ects                  | Description          |
|-------------------|------|-----------------------|----------------------|
| CCU60:CC60INB     | from | P00.1:IN              | T12 capture input 60 |
| CCU60:CC61INB     | from | P00.3:IN              | T12 capture input 61 |
| CCU60:CC62INB     | from | P00.5:IN              | T12 capture input 62 |
| CCU60:CC60INC     | from | P02.6:IN              | T12 capture input 60 |
| CCU60:CC61INC     | from | P02.7:IN              | T12 capture input 61 |
| CCU60:CC62INC     | from | P02.8:IN              | T12 capture input 62 |
| CCU60:CC60IND     | from | PMS:pms_wut_underflow | T12 capture input 60 |
| CCU60:CC62IND     | from | SCU:E_PDOUT(4)        | T12 capture input 62 |
| CCU60:CCPOS0A     | from | P02.6:IN              | Hall capture input 0 |
| CCU60:CCPOS1A     | from | P02.7:IN              | Hall capture input 1 |
| CCU60:CCPOS2A     | from | P02.8:IN              | Hall capture input 2 |
| CCU60:CCPOS0B     | from | CCU61:SR(2)           | Hall capture input 0 |
| CCU60:CCPOS0C     | from | P10.4:IN              | Hall capture input 0 |
| CCU60:CCPOS1C     | from | P10.7:IN              | Hall capture input 1 |
| CCU60:CCPOS2C     | from | P10.8:IN              | Hall capture input 2 |
| CCU60:COUT60      | to   | SCU:E_REQ0(1)         | T12 PWM channel 60   |
|                   |      | IOM:MON1(3)           |                      |
|                   |      | IOM:REF1(3)           |                      |
|                   |      | P02.1:ALT(7)          |                      |
|                   |      | P11.9:ALT(7)          |                      |
|                   |      | P15.7:ALT(7)          |                      |
|                   |      | P34.3:ALT(7)          |                      |
| CCU60:COUT61      | to   | IOM:MON1(4)           | T12 PWM channel 61   |
|                   |      | IOM:REF1(2)           |                      |
|                   |      | P02.3:ALT(7)          |                      |
|                   |      | P11.6:ALT(7)          |                      |
|                   |      | P15.8:ALT(7)          |                      |
| CCU60:COUT62      | to   | IOM:MON1(5)           | T12 PWM channel 62   |
|                   |      | IOM:REF1(1)           |                      |
|                   |      | P02.5:ALT(7)          |                      |
|                   |      | P11.3:ALT(7)          |                      |
|                   |      | P14.0:ALT(7)          |                      |



### **Capture/Compare Unit 6 (CCU6)**

**Table 249 Connections of CCU60** (cont'd)

| Interface Signals | conn | ects               | Description                   |
|-------------------|------|--------------------|-------------------------------|
| CCU60:COUT63      | to   | IOM:MON1(6)        | T13 PWM channel 63            |
|                   |      | IOM:REF1(0)        |                               |
|                   |      | P00.0:ALT(7)       |                               |
|                   |      | P11.2:ALT(7)       |                               |
|                   |      | P14.1:ALT(7)       |                               |
|                   |      | P32.4:ALT(7)       |                               |
|                   |      | P34.1:ALT(7)       |                               |
|                   |      | PMS:dcdc_sync_ccu6 |                               |
| CCU60:CTRAPA      | from | P00.11:IN          | Trap input capture            |
| CCU60:CTRAPB      | from | CCU60:WHE_N        | Trap input capture            |
| CCU60:CTRAPD      | from | SCU:E_PDOUT(0)     | Trap input capture            |
| CCU60:SR(0)       | to   | HSM:EXT_INT(10)    | Service request               |
| CCU60:SR(1)       | to   | CCU60:T13HRH       | Service request               |
| CCU60:SR(2)       | to   | CCU61:CCPOS0B      | Service request               |
|                   |      | CCU61:T12HRG       |                               |
|                   |      | CCU61:T13HRG       |                               |
| CCU60:SR(3)       | to   | EVADC:G0REQTRA     | Service request               |
|                   |      | EVADC:G1REQTRA     |                               |
| CCU60:T12HRA      | from | SCU:scu_cctrig0    | External timer start 12       |
| CCU60:T13HRA      | from | SCU:scu_cctrig0    | External timer start 13       |
| CCU60:T12HRB      | from | P00.7:IN           | External timer start 12       |
| CCU60:T13HRB      | from | P00.8:IN           | External timer start 13       |
| CCU60:T12HRC      | from | P00.9:IN           | External timer start 12       |
| CCU60:T13HRC      | from | P00.9:IN           | External timer start 13       |
| CCU60:T12HRE      | from | P00.0:IN           | External timer start 12       |
| CCU60:T12HRF      | from | GPT120:T6OFL       | External timer start 12       |
| CCU60:T13HRF      | from | GPT120:T6OFL       | External timer start 13       |
| CCU60:T12HRG      | from | CCU61:SR(2)        | External timer start 12       |
| CCU60:T13HRG      | from | CCU61:SR(2)        | External timer start 13       |
| CCU60:T12HRH      | from | SCU:E_PDOUT(0)     | External timer start 12       |
| CCU60:T13HRH      | from | CCU60:SR(1)        | External timer start 13       |
| CCU60:TRIG(0)     | to   | EVADC:G0REQGTC     | Output select trigger         |
|                   |      | EVADC:G1REQGTC     |                               |
| CCU60:TRIG(1)     | to   | EVADC:G0REQGTD     | Output select trigger         |
|                   |      | EVADC:G1REQGTD     |                               |
| CCU60:TRIG(2)     | to   | EVADC:G0REQGTE     | Output select trigger         |
|                   |      | EVADC:G1REQGTE     |                               |
| CCU60:WHE_N       | to   | CCU60:CTRAPB       | Set wrong hall event negative |



V2.0.0

2021-02

### **Capture/Compare Unit 6 (CCU6)**

Table 250 Connections of CCU61

| Interface Signals | conne | ects                      | Description          |
|-------------------|-------|---------------------------|----------------------|
| CCU61:CC60        | to    | IOM:MON1(8)               | T12 PWM channel 60   |
|                   |       | IOM:REF1(13)              |                      |
|                   |       | P00.1:ALT(7)              |                      |
|                   |       | P00.7:ALT(7)              |                      |
|                   |       | P20.8:ALT(7)              |                      |
|                   |       | P33.13:ALT(7)             |                      |
| CCU61:CC61        | to    | IOM:MON1(9)               | T12 PWM channel 61   |
|                   |       | IOM:REF1(12)              |                      |
|                   |       | P00.3:ALT(7)              |                      |
|                   |       | P00.8:ALT(7)              |                      |
|                   |       | P20.9:ALT(7)              |                      |
|                   |       | P33.11:ALT(7)             |                      |
| CCU61:CC62        | to    | IOM:MON1(10)              | T12 PWM channel 62   |
|                   |       | IOM:REF1(11)              |                      |
|                   |       | P00.5:ALT(7)              |                      |
|                   |       | P00.9:ALT(7)              |                      |
|                   |       | P20.10:ALT(7)             |                      |
|                   |       | P33.9:ALT(7)              |                      |
| CCU61:CC60INA     | from  | P00.1:IN                  | T12 capture input 60 |
| CCU61:CC61INA     | from  | P00.3:IN                  | T12 capture input 61 |
| CCU61:CC62INA     | from  | P00.5:IN                  | T12 capture input 62 |
| CCU61:CC60INB     | from  | P02.0:IN                  | T12 capture input 60 |
| CCU61:CC61INB     | from  | P02.2:IN                  | T12 capture input 61 |
| CCU61:CC62INB     | from  | P02.4:IN                  | T12 capture input 62 |
| CCU61:CC60INC     | from  | P00.7:IN                  | T12 capture input 60 |
| CCU61:CC61INC     | from  | P00.8:IN                  | T12 capture input 61 |
| CCU61:CC62INC     | from  | P00.9:IN                  | T12 capture input 62 |
| CCU61:CC60IND     | from  | PMS:pms_wut_underflo<br>w | T12 capture input 60 |
| CCU61:CC61IND     | from  | CAN0:INT(12)              | T12 capture input 61 |
| CCU61:CC62IND     | from  | SCU:E_PDOUT(5)            | T12 capture input 62 |
| CCU61:CCPOS0A     | from  | P00.7:IN                  | Hall capture input 0 |
| CCU61:CCPOS1A     | from  | P00.8:IN                  | Hall capture input 1 |
| CCU61:CCPOS2A     | from  | P00.9:IN                  | Hall capture input 2 |
| CCU61:CCPOS0B     | from  | CCU60:SR(2)               | Hall capture input 0 |
| 33301.331 030D    | 1     | +                         | 1                    |
| CCU61:CCPOS0C     | from  | P33.7:IN                  | Hall capture input 0 |



### **Capture/Compare Unit 6 (CCU6)**

**Table 250 Connections of CCU61** (cont'd)

| Interface Signals | conne | ects            | Description             |
|-------------------|-------|-----------------|-------------------------|
| CCU61:CCPOS2C     | from  | P33.5:IN        | Hall capture input 2    |
| CCU61:COUT60      | to    | SCU:E_REQ1(1)   | T12 PWM channel 60      |
|                   |       | IOM:MON1(11)    |                         |
|                   |       | IOM:REF1(10)    |                         |
|                   |       | P00.2:ALT(7)    |                         |
|                   |       | P20.11:ALT(7)   |                         |
|                   |       | P33.12:ALT(7)   |                         |
| CCU61:COUT61      | to    | IOM:MON1(12)    | T12 PWM channel 61      |
|                   |       | IOM:REF1(9)     |                         |
|                   |       | P00.4:ALT(7)    |                         |
|                   |       | P20.12:ALT(7)   |                         |
|                   |       | P33.10:ALT(7)   |                         |
| CCU61:COUT62      | to    | IOM:MON1(13)    | T12 PWM channel 62      |
|                   |       | IOM:REF1(8)     |                         |
|                   |       | P00.6:ALT(7)    |                         |
|                   |       | P20.13:ALT(7)   |                         |
|                   |       | P33.8:ALT(7)    |                         |
| CCU61:COUT63      | to    | HSPDM:HWRUN(0)  | T13 PWM channel 63      |
|                   |       | IOM:MON1(7)     |                         |
|                   |       | IOM:REF1(7)     |                         |
|                   |       | P00.10:ALT(7)   |                         |
|                   |       | P00.12:ALT(7)   |                         |
|                   |       | P20.7:ALT(7)    |                         |
| CCU61:CTRAPA      | from  | P00.0:IN        | Trap input capture      |
| CCU61:CTRAPB      | from  | CCU61:WHE_N     | Trap input capture      |
| CCU61:CTRAPC      | from  | P33.4:IN        | Trap input capture      |
| CCU61:CTRAPD      | from  | SCU:E_PDOUT(1)  | Trap input capture      |
| CCU61:SR(0)       | to    | HSM:EXT_INT(11) | Service request         |
| CCU61:SR(1)       | to    | CCU61:T13HRH    | Service request         |
| CCU61:SR(2)       | to    | CCU60:CCPOS0B   | Service request         |
|                   |       | CCU60:T12HRG    |                         |
|                   |       | CCU60:T13HRG    |                         |
| CCU61:SR(3)       | to    | EVADC:G1REQTRB  | Service request         |
|                   |       | EVADC:G0REQTRB  |                         |
| CCU61:T12HRA      | from  | SCU:scu_cctrig0 | External timer start 12 |
| CCU61:T13HRA      | from  | SCU:scu_cctrig0 | External timer start 13 |
| CCU61:T12HRB      | from  | P02.6:IN        | External timer start 12 |
| CCU61:T13HRB      | from  | P02.7:IN        | External timer start 13 |

27-11



### **Capture/Compare Unit 6 (CCU6)**

**Table 250 Connections of CCU61** (cont'd)

| Interface Signals | conne | ects           | Description                   |
|-------------------|-------|----------------|-------------------------------|
| CCU61:T12HRC      | from  | P02.8:IN       | External timer start 12       |
| CCU61:T13HRC      | from  | P02.8:IN       | External timer start 13       |
| CCU61:T12HRE      | from  | P00.11:IN      | External timer start 12       |
| CCU61:T13HRE      | from  | CAN0:INT(15)   | External timer start 13       |
| CCU61:T12HRF      | from  | GPT120:T6OFL   | External timer start 12       |
| CCU61:T13HRF      | from  | GPT120:T6OFL   | External timer start 13       |
| CCU61:T12HRG      | from  | CCU60:SR(2)    | External timer start 12       |
| CCU61:T13HRG      | from  | CCU60:SR(2)    | External timer start 13       |
| CCU61:T12HRH      | from  | SCU:E_PDOUT(1) | External timer start 12       |
| CCU61:T13HRH      | from  | CCU61:SR(1)    | External timer start 13       |
| CCU61:WHE_N       | to    | CCU61:CTRAPB   | Set wrong hall event negative |

# 27.4 Revision History

### **Table 251 Revision History**

| Reference | Change to Previous Version | Comment |
|-----------|----------------------------|---------|
| V3.0.0    |                            |         |
| -         | No change                  |         |



#### **General Purpose Timer Unit (GPT12)**

### 28 General Purpose Timer Unit (GPT12)

This chapter describes the specific properties of the product TC35x, which is a member of the product family TC3XX.

The functionality of the GPT12 is described in the TC3XX family documentation. The complete product description consists of the family documentation and this product-specific appendix.

#### 28.1 TC35x Specific Register Set

Table 252 Register Address Space - GPT12

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| GPT120 | F0001800 <sub>H</sub> | F00018FF <sub>H</sub> | FPI slave interface |

#### **Register Overview Table**

See corresponding AURIX<sup>™</sup> TC3xx Platform family specification.

#### 28.2 TC35x Specific Registers

No deviations from the Family Spec



### **General Purpose Timer Unit (GPT12)**

# 28.3 Connectivity

Table 253 Connections of GPT120

| Interface Signals | conn | ects                | Description                                                     |  |
|-------------------|------|---------------------|-----------------------------------------------------------------|--|
| GPT120:CAPINB     | from | SCU:E_PDOUT(6)      | Trigger input to capture value of timer T5 into CAPREL register |  |
| GPT120:T2EUDA     | from | P00.8:IN            | Count direction control input of timer T2                       |  |
| GPT120:T3EUDA     | from | P02.7:IN            | Count direction control input of core timer T3                  |  |
| GPT120:T4EUDA     | from | P00.9:IN            | Count direction control input of timer T4                       |  |
| GPT120:T5EUDA     | from | P21.6:IN            | Count direction control input of timer T5                       |  |
| GPT120:T6EUDA     | from | P20.0:IN            | Count direction control input of core timer T6                  |  |
| GPT120:T2EUDB     | from | P33.6:IN            | Count direction control input of timer T2                       |  |
| GPT120:T3EUDB     | from | P10.7:IN            | Count direction control input of core timer T3                  |  |
| GPT120:T4EUDB     | from | P33.5:IN            | Count direction control input of timer T4                       |  |
| GPT120:T5EUDB     | from | P10.1:IN            | Count direction control input of timer T5                       |  |
| GPT120:T6EUDB     | from | P10.0:IN            | Count direction control input of core timer T6                  |  |
| GPT120:T2INA      | from | P00.7:IN            | Trigger/gate input of timer T2                                  |  |
| GPT120:T3INA      | from | P02.6:IN            | Trigger/gate input of core timer T3                             |  |
| GPT120:T4INA      | from | P02.8:IN            | Trigger/gate input of timer T4                                  |  |
| GPT120:T5INA      | from | P21.7:IN            | Trigger/gate input of timer T5                                  |  |
| GPT120:T6INA      | from | P20.3:IN            | Trigger/gate input of core timer T6                             |  |
| GPT120:T2INB      | from | P33.7:IN            | Trigger/gate input of timer T2                                  |  |
| GPT120:T3INB      | from | P10.4:IN            | Trigger/gate input of core timer T3                             |  |
| GPT120:T4INB      | from | P10.8:IN            | Trigger/gate input of timer T4                                  |  |
| GPT120:T5INB      | from | P10.3:IN            | Trigger/gate input of timer T5                                  |  |
| GPT120:T6INB      | from | P10.2:IN            | Trigger/gate input of core timer T6                             |  |
| GPT120:T3INC      | from | SCU:E_PDOUT(4)      | Trigger/gate input of core timer T3                             |  |
| GPT120:T6OFL      | to   | CCU60:T12HRF        | Overflow/underflow signal of timer T6                           |  |
|                   |      | CCU60:T13HRF        |                                                                 |  |
|                   |      | CCU61:T12HRF        |                                                                 |  |
|                   |      | CCU61:T13HRF        |                                                                 |  |
| GPT120:T3OUT      | to   | SCU:E_REQ4(2)       | External output for overflow/underflow                          |  |
|                   |      | P10.6:ALT(4)        | detection of core timer T3                                      |  |
|                   |      | P21.6:ALT(7)        |                                                                 |  |
| GPT120:T6OUT      | to   | SCU:E_REQ5(2)       | External output for overflow/underflow                          |  |
|                   |      | P10.5:ALT(5)        | detection of core timer T6                                      |  |
|                   |      | P21.7:ALT(7)        |                                                                 |  |
| GPT120:CIRQ_INT   | to   | INT:gpt120.CIRQ_INT | GPT120 CAPREL Service Request                                   |  |
| GPT120:T2_INT     | to   | INT:gpt120.T2_INT   | GPT120 T2 Overflow/Underflow Service<br>Request                 |  |



### **General Purpose Timer Unit (GPT12)**

### **Table 253 Connections of GPT120** (cont'd)

| Interface Signals | con | nects             | Description                                     |
|-------------------|-----|-------------------|-------------------------------------------------|
| GPT120:T3_INT     | to  | INT:gpt120.T3_INT | GPT120 T3 Overflow/Underflow Service<br>Request |
| GPT120:T4_INT     | to  | INT:gpt120.T4_INT | GPT120 T4 Overflow/Underflow Service<br>Request |
| GPT120:T5_INT     | to  | INT:gpt120.T5_INT | GPT120 T5 Overflow/Underflow Service<br>Request |
| GPT120:T6_INT     | to  | INT:gpt120.T6_INT | GPT120 T6 Overflow/Underflow Service<br>Request |

# 28.4 Revision History

### **Table 254 Revision History**

| Reference | Change to Previous Version Comment                |   |  |  |
|-----------|---------------------------------------------------|---|--|--|
| V2.2.3    |                                                   | 1 |  |  |
| Table 254 | Revision history updated                          |   |  |  |
| V3.0.0    |                                                   | , |  |  |
| Page 2    | Connections table changed (no functional change). |   |  |  |
| V3.0.1    |                                                   | , |  |  |
| _         | No functional changes.                            | _ |  |  |
| V3.0.2    |                                                   | , |  |  |
|           | No functional changes.                            |   |  |  |



#### **Converter Control Block (CONVCTRL)**

### 29 Converter Control Block (CONVCTRL)

This chapter describes the specific properties of the product TC35x, which is a member of the product family TC3xx.

The functionality of the CONVCTRL is described in the TC3xx family documentation. The complete product description consists of the family documentation and this product-specific appendix.

### 29.1 TC35x-Specific IP Configuration

The functional description describes the features and operating modes of the converter control block in a general way. This section summarizes the configuration that is available in a specific product.

Table 255 TC35x specific configuration of CONVERTER

| Parameter                          | CONVCTRL              |
|------------------------------------|-----------------------|
| FPI base address                   | F0025000 <sub>H</sub> |
| FPI address range                  | 100 <sub>H</sub>      |
| Application Reset and Kernel Reset | Application Reset     |
| Name of the config sector value    | CFS Value             |
| CFS value for register VRCFG       | 000000C3 <sub>H</sub> |

### 29.2 TC35x Specific Register Set

Table 256 Register Address Space - CONVERTER

| Module   | Base Address          | <b>End Address</b>    | Note                |
|----------|-----------------------|-----------------------|---------------------|
| CONVCTRL | F0025000 <sub>H</sub> | F00250FF <sub>H</sub> | FPI slave interface |

#### **Register Overview Table**

See main family chapter.

#### 29.3 TC35x Specific Registers

No deviations from the Family Spec



### **Converter Control Block (CONVCTRL)**

### 29.4 Connectivity

The CONVCTRL is connected to its environment through a number of input and output signals.

### Table 257 Digital Connections for Product TC35x

| Signal   | Dir. | Source/Destin. | Description                              |
|----------|------|----------------|------------------------------------------|
| General  | •    |                |                                          |
| PHSYNC   | 0    | EVADC          | Synchronization signal for analog clocks |
| CC_ALARM | 0    | SMU            | Alarm signal from safety logic           |

#### **Table 258 List of CONVERTER Interface Signals**

| Interface Signals | I/O | Description                  |
|-------------------|-----|------------------------------|
| PHSYNC            | out | Phase synchronization signal |
| CC_ALARM          | out | Safety Alarm Signal          |

### 29.5 Revision History

### Table 259 Revision History for the Appendix

| Reference | Change to Previous Version                                                 | Comment |
|-----------|----------------------------------------------------------------------------|---------|
| V3.0.0    |                                                                            |         |
| _         | No change                                                                  |         |
| V3.0.1    |                                                                            |         |
| Page 2    | EDSADC removed from digital connections table because TC35x has no EDSADC. | -       |



### 30 Enhanced Versatile Analog-to-Digital Converter (EVADC)

This chapter describes the specific properties of the product TC35x, which is a member of the product family TC3XX.

The functionality of the EVADC is described in the TC3XX family documentation. The complete product description consists of the family documentation and this product-specific appendix.

#### **30.1** TC35x-Specific IP Configuration

The functional description describes the features and operating modes of the A/D Converters in a general way. This section summarizes the configuration that is available in a specific product.

Each converter group is equipped with a separate analog converter module and a dedicated analog input multiplexer.

Table 260 General Converter Configuration TC35x

| Converter<br>Group | Input Channels | Converter Cluster | Common Service<br>Req. Group | Associated Standard Reference<br>Pins   |
|--------------------|----------------|-------------------|------------------------------|-----------------------------------------|
| Primary Gro        | ups            |                   |                              |                                         |
| G0                 | CH0 CH7        | Primary           | C0                           | V <sub>AREF1</sub> , V <sub>AGND1</sub> |
| G1                 | CH0 CH7        | Primary           | C1                           | $V_{AREF1}, V_{AGND1}$                  |

#### **Synchronization Groups**

Both converter kernels can be connected to synchronization groups to achieve parallel conversion of several input channels.

**Table 261** summarizes which kernels can be synchronized for parallel conversions.

**Table 261 Synchronization Groups** 

| ADC Kernel Synchr. |       | Master selected by control input CIx <sup>1)</sup> |     |     |     |
|--------------------|-------|----------------------------------------------------|-----|-----|-----|
|                    | Group | CI0 <sup>2)</sup>                                  | CI1 | CI2 | CI3 |
| G0 (Prim.)         | A     | G0                                                 | G1  |     |     |
| G1 (Prim.)         | А     | G1                                                 | G0  |     |     |

The control input is selected by bitfield STSEL in register GxSYNCTR. Select the corresponding ready inputs accordingly by bits EVALRx.

#### **Major Deviations from the Family Documentation**

Since the family documentation covers the whole family of TC3XX products, it contains several sections that do not apply to the TC35x. Be aware of the following restrictions:

- No secondary converter groups
- No fast compare channels
- No channel overlays

<sup>2)</sup> Control input CIO always selects the own control signals of the corresponding ADC kernel. This selection is meant for the synchronization master or for stand-alone operation.



Table 262 TC35x specific configuration of EVADC

| Parameter                                 | EVADC                 |
|-------------------------------------------|-----------------------|
| Number of available primary groups        | 2                     |
| Number of available secondary groups      | 0                     |
| Number of available Fast Compare channels | 0                     |
| FPI base address                          | F0020000 <sub>H</sub> |
| FPI address range                         | 4000 <sub>H</sub>     |

# 30.2 TC35x Specific Register Set

### Table 263 Register Address Space - EVADC

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| EVADC  | F0020000 <sub>H</sub> | F0023FFF <sub>H</sub> | FPI slave interface |

### **Register Overview Table**

See main family chapter.



#### 30.3 Connectivity

The EVADC is connected to its environment through a number of analog input signals and also digital input and output signals. These connections establish communication with other peripherals, with the system blocks, and with external components. The following tables list:

- Analog Module Connections
- Digital Module Connections

#### 30.3.1 Analog Module Connections

The EVADC module accepts a number of analog input signals. The analog input multiplexers select the input channels to be converted from the signals available in this product.

Note:

If an analog input channel is connected to an I/O port pin, make sure the output driver and/or pull devices and/or the digital input path are disabled during normal operation (Px\_PDISC.PDISy = 1). For diagnostic functions (MD, PDD) ports must be configured differently (see family description).

The exact number of analog input channels and the available connection to port pins depend on the employed product type and package (refer to **Table 260** and to the corresponding Data Sheets).

A summary of channels can be found in the table below.

Note:

The analog input pins of the TC35x are not connected to other channels of the EVADC. Therefore, no connections are listed in column "Overlay"

#### **Special Markings**

- Input channels marked "PDD" provide a pull-down device for pull-down diagnostics.
- Input channels marked "MD" can activate the pullup and pulldown devices for multiplexer diagnostics.
- Input channels marked "AltRef" can be selected as an alternate reference voltage for conversions on channels of the same group.
- Input channels marked "FixRef" cannot select an alternate reference voltage, but only the corresponding standard reference voltage.

Table 264 Analog Input Connections for Product TC35x

| Signal                | Source         | Overlay | Description                       |  |  |
|-----------------------|----------------|---------|-----------------------------------|--|--|
| Reference Inputs      |                |         |                                   |  |  |
| $\overline{V_{AREF}}$ | VAREF1         | -       | positive analog reference         |  |  |
| $\overline{V_{AGND}}$ | VAGND1         | -       | negative analog reference         |  |  |
| Analog Inputs for Gro | oup 0 (Primary | )       | ·                                 |  |  |
| G0CH0 (AltRef)        | AN0            | -       | analog input channel 0 of group 0 |  |  |
| G0CH1 (MD)            | AN1            | -       | analog input channel 1 of group 0 |  |  |
| G0CH2 (MD)            | AN2            | -       | analog input channel 2 of group 0 |  |  |
| G0CH3                 | AN3            | -       | analog input channel 3 of group 0 |  |  |
| G0CH4 (FixRef)        | AN4            | -       | analog input channel 4 of group 0 |  |  |
| G0CH5 (FixRef)        | AN5            | -       | analog input channel 5 of group 0 |  |  |
| G0CH6 (FixRef)        | AN6            | -       | analog input channel 6 of group 0 |  |  |
| G0CH7 (PDD, FixRef)   | AN7            | -       | analog input channel 7 of group 0 |  |  |



### **Enhanced Versatile Analog-to-Digital Converter (EVADC)**

**Table 264** Analog Input Connections for Product TC35x (cont'd)

| Signal            | Source           | Overlay | Description                                                                                                                      |
|-------------------|------------------|---------|----------------------------------------------------------------------------------------------------------------------------------|
| Analog Inputs for | Group 1 (Primary | )       |                                                                                                                                  |
| G1CH0 (AltRef)    | AN8              | -       | analog input channel 0 of group 1                                                                                                |
| G1CH1 (MD)        | AN9              | -       | analog input channel 1 of group 1                                                                                                |
| G1CH2 (MD)        | AN10             | -       | analog input channel 2 of group 1                                                                                                |
| G1CH3 (PDD)       | AN11             | -       | analog input channel 3 of group 1                                                                                                |
| G1CH4             | AN12             | -       | analog input channel 4 of group 1                                                                                                |
| G1CH5             | AN13             | -       | analog input channel 5 of group 1                                                                                                |
| G1CH6             | AN14             | -       | analog input channel 6 of group 1                                                                                                |
| G1CH7             | AN15             | -       | analog input channel 7 of group 1                                                                                                |
| Common Input Sig  | gnals (x = 0-1)  |         |                                                                                                                                  |
| GxCH28            | $V_{ m ANACOMM}$ | -       | common reference signal, available to all converters, used for production testing, can be fed to the converters through pin AN11 |
| GxCH29            | $V_{MTS}$        | -       | module test signal, comparator supply voltage $V_{\rm DDK}$                                                                      |
| GxCH30            | $V_{AGND}$       | -       | negative reference voltage                                                                                                       |
| GxCH31            | $V_{AREF}$       | -       | positive reference voltage                                                                                                       |



# 30.3.2 Digital Module Connections

The EVADC module accepts a number of digital input signals and generates a number of output signals. This section summarizes the connection of these signals to other on-chip modules or to external resources via port pins.

**Table 265 Digital Connections for Product TC35x** 

| Signal               | Dir.      | Source/Destin.           | Description                                                                          |
|----------------------|-----------|--------------------------|--------------------------------------------------------------------------------------|
| Gate Inputs for Prin | mary Gro  | ups (x = 0-1, input line | selected via bitfield GTSEL = [yyyy <sub>B</sub> ])                                  |
| GxREQGTA             | I         | -                        | [0000 <sub>B</sub> ] Gating input A, group x                                         |
| GxREQGTB             | I         | -                        | [0001 <sub>B</sub> ] Gating input B, group x                                         |
| GxREQGTC             | I         | CCU6061 TRIG0            | [0010 <sub>B</sub> ] CCU6061 trigger output 0                                        |
| GxREQGTD             | I         | CCU6061 TRIG1            | [0011 <sub>B</sub> ] CCU6061 trigger output 1                                        |
| GxREQGTE             | I         | CCU6061 TRIG2            | [0100 <sub>B</sub> ] CCU6061 trigger output 2                                        |
| GxREQGTF             | I         | -                        | [0101 <sub>B</sub> ] Gating input F, group x                                         |
| GxREQGTG             | I         | -                        | [0110 <sub>B</sub> ] Gating input G, group x                                         |
| GxREQGTH             | I         | -                        | [0111 <sub>B</sub> ] Gating input H, group x                                         |
| GxREQGTI             | I         | -                        | [1000 <sub>B</sub> ] Gating input I, group x                                         |
| GxREQGTJ             | I         | -                        | [1001 <sub>B</sub> ] Gating input J, group x                                         |
| GxREQGTK             | I         | -                        | [1010 <sub>B</sub> ] Gating input K, group x                                         |
| GxREQGTL             | I         | -                        | [1011 <sub>B</sub> ] Gating input L, group x                                         |
| GxREQGTM             | I         | eru_pdout_x              | [1100 <sub>B</sub> ] ERU pattern detection output x                                  |
| GxREQGTN             | I         | -                        | [1101 <sub>B</sub> ] Gating input N, group x                                         |
| GxREQGTO             | I         | -                        | [1110 <sub>B</sub> ] Gating input O, group x                                         |
| GxREQGTP             | I         | [internal]               | $[1111_{\rm B}]$ Extend inputs to the selected internal trigger source (see GxTRCTR) |
| GxREQGTySEL          | 0         | GxREQTRyP <sup>1)</sup>  | Selected gating signal of the respective source                                      |
| Trigger Inputs for F | Primary G | roups (x = 0-1, input li | ne selected via bitfield XTSEL = [yyyy <sub>B</sub> ])                               |
| GxREQTRA             | I         | CCU60_SR3                | [0000 <sub>B</sub> ] CCU60 service request output 3                                  |
| GxREQTRB             | I         | CCU61_SR3                | [0001 <sub>B</sub> ] CCU61 service request output 3                                  |
| GxREQTRC             | I         | HSPDM_adc_trig           | [0010 <sub>B</sub> ] HSPDM chirp trigger                                             |
| GxREQTRD             | I         | -                        | [0011 <sub>B</sub> ] Trigger input D, group x                                        |
| GxREQTRE             | I         | -                        | [0100 <sub>B</sub> ] Trigger input E, group x                                        |
| GxREQTRF             | I         | -                        | [0101 <sub>B</sub> ] Trigger input F, group x                                        |
| GxREQTRG             | I         | -                        | [0110 <sub>B</sub> ] Trigger input G, group x                                        |
| GxREQTRH             | I         | eru_iout_x               | [0111 <sub>B</sub> ] ERU interrupt output x                                          |
| GxREQTRI             | I         | -                        | [1000 <sub>B</sub> ] Trigger input I, group x                                        |
| GxREQTRJ             | I         | -                        | [1001 <sub>B</sub> ] Trigger input J, group x                                        |
| GxREQTRK             | I         | -                        | [1010 <sub>B</sub> ] Trigger input K, group x                                        |
| GxREQTRL             | I         | -                        | [1011 <sub>B</sub> ] Trigger input L, group x                                        |
| GxREQTRM             | I         | vadc_gxsr1               | [1100 <sub>B</sub> ] Service request 1, group x                                      |
| GxREQTRN             | I         | vadc_c0sr1               | [1101 <sub>B</sub> ] Service request 1, common group 0                               |

V2.0.0

2021-02



 Table 265
 Digital Connections for Product TC35x (cont'd)

| Signal             | Dir.        | Source/Destin.            | Description                                                                       |
|--------------------|-------------|---------------------------|-----------------------------------------------------------------------------------|
| GxREQTRO           | I           | vadc_c1sr1                | [1110 <sub>B</sub> ] Service request 1, common group 1                            |
| GxREQTRyP          | I           | GxREQGTySEL <sup>1)</sup> | $[1111_{ m B}]$ Extend triggers to selected gating input of the respective source |
| GxREQTRySEL        | 0           | -                         | Selected trigger signal of the respective source                                  |
| Global Signals and | l Service R | equest Lines For Prima    | ry Groups: x = 0-1                                                                |
| GxDATA[20:0]       | 0           | RIF                       | Result values written to RES15                                                    |
| GxWR               | 0           | RIF                       | Write signal for GxDATA                                                           |
| EMUX00             | 0           | P02.6, P33.3              | Control of external analog multiplexer interface 0                                |
| EMUX01             | 0           | P02.7, P33.2              |                                                                                   |
| EMUX02             | 0           | P02.8, P33.1              |                                                                                   |
| EMUX10             | 0           | P00.6, P33.6              | Control of external analog multiplexer interface 1                                |
| EMUX11             | 0           | P00.7, P33.5              |                                                                                   |
| EMUX12             | 0           | P00.8, P33.4              |                                                                                   |
| GxSR0              | 0           | ICU                       | Service request 0 of group x                                                      |
| GxSR1              | 0           | ICU                       | Service request 1of group x                                                       |
| GxSR2              | 0           | ICU                       | Service request 2 of group x                                                      |
| GxSR3              | 0           | ICU                       | Service request 3 of group x                                                      |
| C0SR0              | 0           | ICU                       | Service request 0 of common block 0                                               |
| C0SR1              | 0           | ICU                       | Service request 1 of common block 0                                               |
| C0SR2              | 0           | ICU                       | Service request 2 of common block 0                                               |
| C0SR3              | 0           | ICU                       | Service request 3 of common block 0                                               |
| C1SR0              | 0           | ICU                       | Service request 0 of common block 1                                               |
| C1SR1              | 0           | ICU                       | Service request 1 of common block 1                                               |
| C1SR2              | 0           | ICU                       | Service request 2 of common block 1                                               |
| C1SR3              | 0           | ICU                       | Service request 3 of common block 1                                               |
| System-Internal C  | onnection   | s (x = 0-1)               |                                                                                   |
| PHSYNC             | I           | Phase synchronizer        | Synchronization signal for analog clocks                                          |
| otgb0[15:0]        | 0           | OTGM                      | Alternate trigger buses for additional trace signals                              |
| otgb1[15:0]        | 0           | OTGM                      | indicating the input signal sample phase (see OCS)                                |

<sup>1)</sup> Internal signal connection.



### **Enhanced Versatile Analog-to-Digital Converter (EVADC)**

# 30.4 Revision History

This is a summary of the modifications that have been applied to this chapter.

### **Table 266 Revision History**

| Reference | Change to Previous Version                                | Comment |
|-----------|-----------------------------------------------------------|---------|
| V3.0.0    |                                                           | 1       |
| Page 3    | Clarify functionality of channel CH29 (see end of table). |         |
| V3.0.1    |                                                           |         |
| _         | No functional changes.                                    | _       |
| V3.0.2    |                                                           | •       |
| _         | No functional changes.                                    | _       |
| V3.0.3    |                                                           |         |
| _         | No functional changes.                                    | _       |
| V3.0.4    |                                                           |         |
| _         | No functional changes.                                    | _       |
| V3.0.5    |                                                           |         |
| _         | No functional changes.                                    | _       |



**Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)** 

# 31 Enhanced Delta-Sigma Analog-to-Digital Converter (EDSADC)

This device doesn't contain an EDSADC.



**Inter-Integrated Circuit (I2C)** 

### 32 Inter-Integrated Circuit (I2C)

This chapter describes the Inter-Integrated Circuit (short I2C) Module of the TC35x.

### **32.1** TC35x Specific IP Configuration

See features in family spec.

No product specific configuration for I2C

#### **32.2** TC35x Specific Register Set

#### **Register Address Space Table**

The address space for the module registers is defined in **Register Address Space Table**.

#### Table 267 Register Address Space - I2C

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| I2C0   | F00C0000 <sub>H</sub> | F00D00FF <sub>H</sub> | FPI slave interface |

#### **Register Overview Table**

There are no product specific register for this module.

### 32.3 TC35x Specific Registers

There are no product specific register for this module.

### 32.4 Connectivity

The tables below list all the connections of I2C instances.

#### Table 268 Connections of I2C0

| Interface Signals | conn | ects                 | Description                |
|-------------------|------|----------------------|----------------------------|
| I2C0:SCL          | to   | P02.5:ALT(5)         | Serial Clock Output        |
|                   |      | P15.4:ALT(6)         |                            |
| I2C0:SDA          | to   | P02.4:ALT(5)         | Serial Data Output         |
|                   |      | P15.5:ALT(6)         |                            |
| I2C0:SDAA         | from | P02.4:IN             | Serial Data Input 0        |
| I2C0:SDAC         | from | P15.5:IN             | Serial Data Input 2        |
| I2C0:SLEEP        | from | SCU:scu_syst_sleep_n | Sleep Request              |
| I2C0:DTR_INT      | to   | INT:i2c0.DTR_INT     | I2C Data Transfer Request  |
| I2C0:ERR_INT      | to   | INT:i2c0.ERR_INT     | I2C Error Service Request  |
| I2C0:P_INT        | to   | INT:i2c0.P_INT       | I2C Kernel Service Request |



### Inter-Integrated Circuit (I2C)

# 32.5 Revision History

# Table 269 Revision History

| Reference | Change to Previous Version             | Comment |
|-----------|----------------------------------------|---------|
| V2.3.4    |                                        |         |
| Page 1    | No functional changes.                 |         |
|           | Formal changes in Connectivity tables. |         |
| V2.3.5    |                                        | ·       |
| _         | No functional changes.                 |         |
| V2.3.6    |                                        |         |
| _         | No functional changes.                 |         |

infineon

High Speed Serial Link (HSSL)

# 33 High Speed Serial Link (HSSL)

This device doesn't contain a HSSL.



# 34 Asynchronous Serial Interface (ASCLIN)

Text with reference to family spec.

# 34.1 TC35x Specific IP Configuration

No product specific configuration for ASCLIN



# 34.2 TC35x Specific Register Set

### **Register Address Space Table**

Table 270 Register Address Space - ASCLIN

| Module  | Base Address          | End Address           | Note                |
|---------|-----------------------|-----------------------|---------------------|
| ASCLIN0 | F0000600 <sub>H</sub> | F00006FF <sub>H</sub> | FPI slave interface |
| ASCLIN1 | F0000700 <sub>H</sub> | F00007FF <sub>H</sub> | FPI slave interface |
| ASCLIN2 | F0000800 <sub>H</sub> | F00008FF <sub>H</sub> | FPI slave interface |
| ASCLIN3 | F0000900 <sub>H</sub> | F00009FF <sub>H</sub> | FPI slave interface |

### **Register Overview Table**

Table 271 Register Overview - ASCLIN (ascending Offset Address)

| Short Name   | Long Name                         | Offset<br>Address | Page<br>Number        |
|--------------|-----------------------------------|-------------------|-----------------------|
| ASCLINO_CLC  | Clock Control Register            | 000 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_CLC  | Clock Control Register            | 000 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_CLC  | Clock Control Register            | 000 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_CLC  | Clock Control Register            | 000 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_IOCR | Input and Output Control Register | 004 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_IOCR | Input and Output Control Register | 004 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_IOCR | Input and Output Control Register | 004 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_IOCR | Input and Output Control Register | 004 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_ID   | Module Identification Register    | 008 <sub>H</sub>  | See<br>Family<br>Spec |



**Table 271** Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| Short Name        | Long Name                      | Offset<br>Address | Page<br>Number        |
|-------------------|--------------------------------|-------------------|-----------------------|
| ASCLIN1_ID        | Module Identification Register | 008 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_ID        | Module Identification Register | 008 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_ID        | Module Identification Register | 008 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN0_TXFIFOCON | TX FIFO Configuration Register | 00C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_TXFIFOCON | TX FIFO Configuration Register | 00C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_TXFIFOCON | TX FIFO Configuration Register | 00C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_TXFIFOCON | TX FIFO Configuration Register | 00C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN0_RXFIFOCON | RX FIFO Configuration Register | 010 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_RXFIFOCON | RX FIFO Configuration Register | 010 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_RXFIFOCON | RX FIFO Configuration Register | 010 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_RXFIFOCON | RX FIFO Configuration Register | 010 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN0_BITCON    | Bit Configuration Register     | 014 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_BITCON    | Bit Configuration Register     | 014 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_BITCON    | Bit Configuration Register     | 014 <sub>H</sub>  | See<br>Family<br>Spec |



**Table 271** Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| Short Name       | Long Name                     | Offset<br>Address | Page<br>Number        |
|------------------|-------------------------------|-------------------|-----------------------|
| ASCLIN3_BITCON   | Bit Configuration Register    | 014 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_FRAMECON | Frame Control Register        | 018 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_FRAMECON | Frame Control Register        | 018 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_FRAMECON | Frame Control Register        | 018 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_FRAMECON | Frame Control Register        | 018 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_DATCON   | Data Configuration Register   | 01C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_DATCON   | Data Configuration Register   | 01C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_DATCON   | Data Configuration Register   | 01C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_DATCON   | Data Configuration Register   | 01C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_BRG      | Baud Rate Generation Register | 020 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_BRG      | Baud Rate Generation Register | 020 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_BRG      | Baud Rate Generation Register | 020 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_BRG      | Baud Rate Generation Register | 020 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_BRD      | Baud Rate Detection Register  | 024 <sub>H</sub>  | See<br>Family<br>Spec |



**Table 271** Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| Short Name        | Long Name                    | Offset<br>Address | Page<br>Number        |
|-------------------|------------------------------|-------------------|-----------------------|
| ASCLIN1_BRD       | Baud Rate Detection Register | 024 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_BRD       | Baud Rate Detection Register | 024 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_BRD       | Baud Rate Detection Register | 024 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_LINCON    | LIN Control Register         | 028 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_LINCON    | LIN Control Register         | 028 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_LINCON    | LIN Control Register         | 028 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_LINCON    | LIN Control Register         | 028 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_LINBTIMER | LIN Break Timer Register     | 02C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_LINBTIMER | LIN Break Timer Register     | 02C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_LINBTIMER | LIN Break Timer Register     | 02C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_LINBTIMER | LIN Break Timer Register     | 02C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN0_LINHTIMER | LIN Header Timer Register    | 030 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_LINHTIMER | LIN Header Timer Register    | 030 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_LINHTIMER | LIN Header Timer Register    | 030 <sub>H</sub>  | See<br>Family<br>Spec |



**Table 271** Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| Short Name              | Long Name                 | Offset<br>Address | Page<br>Number        |
|-------------------------|---------------------------|-------------------|-----------------------|
| ASCLIN3_LINHTIMER       | LIN Header Timer Register | 030 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN0_FLAGS           | Flags Register            | 034 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_FLAGS           | Flags Register            | 034 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_FLAGS           | Flags Register            | 034 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_FLAGS           | Flags Register            | 034 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_FLAGSSET        | Flags Set Register        | 038 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_FLAGSSET        | Flags Set Register        | 038 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_FLAGSSET        | Flags Set Register        | 038 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_FLAGSSET        | Flags Set Register        | 038 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_FLAGSCLEA<br>R  | Flags Clear Register      | 03C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_FLAGSCLEA<br>R  | Flags Clear Register      | 03C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_FLAGSCLEA<br>R  | Flags Clear Register      | 03C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_FLAGSCLEA<br>R  | Flags Clear Register      | 03C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_FLAGSENA<br>BLE | Flags Enable Register     | 040 <sub>H</sub>  | See<br>Family<br>Spec |



V2.0.0

2021-02

**Table 271** Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| Short Name              | Long Name                | Offset<br>Address | Page<br>Number        |
|-------------------------|--------------------------|-------------------|-----------------------|
| ASCLIN1_FLAGSENA<br>BLE | Flags Enable Register    | 040 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_FLAGSENA<br>BLE | Flags Enable Register    | 040 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_FLAGSENA<br>BLE | Flags Enable Register    | 040 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_TXDATA          | Transmit Data Register   | 044 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_TXDATA          | Transmit Data Register   | 044 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_TXDATA          | Transmit Data Register   | 044 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_TXDATA          | Transmit Data Register   | 044 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_RXDATA          | Receive Data Register    | 048 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_RXDATA          | Receive Data Register    | 048 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_RXDATA          | Receive Data Register    | 048 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_RXDATA          | Receive Data Register    | 048 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_CSR             | Clock Selection Register | 04C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_CSR             | Clock Selection Register | 04C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_CSR             | Clock Selection Register | 04C <sub>H</sub>  | See<br>Family<br>Spec |



 Table 271
 Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| Short Name      | Long Name                          | Offset<br>Address | Page<br>Number        |
|-----------------|------------------------------------|-------------------|-----------------------|
| ASCLIN3_CSR     | Clock Selection Register           | 04C <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_RXDATAD | Receive Data Debug Register        | 050 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_RXDATAD | Receive Data Debug Register        | 050 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_RXDATAD | Receive Data Debug Register        | 050 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_RXDATAD | Receive Data Debug Register        | 050 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_OCS     | OCDS Control and Status            | 0E8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_OCS     | OCDS Control and Status            | 0E8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_OCS     | OCDS Control and Status            | 0E8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_OCS     | OCDS Control and Status            | 0E8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_KRSTCLR | Kernel Reset Status Clear Register | 0EC <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_KRSTCLR | Kernel Reset Status Clear Register | 0EC <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_KRSTCLR | Kernel Reset Status Clear Register | 0EC <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_KRSTCLR | Kernel Reset Status Clear Register | 0EC <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_KRST1   | Kernel Reset Register 1            | 0F0 <sub>H</sub>  | See<br>Family<br>Spec |



**Table 271** Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                | Offset<br>Address | Page<br>Number        |
|-------------------|--------------------------|-------------------|-----------------------|
| ASCLIN1_KRST1     | Kernel Reset Register 1  | 0F0 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_KRST1     | Kernel Reset Register 1  | 0F0 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_KRST1     | Kernel Reset Register 1  | 0F0 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_KRST0     | Kernel Reset Register 0  | 0F4 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_KRST0     | Kernel Reset Register 0  | 0F4 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_KRST0     | Kernel Reset Register 0  | 0F4 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_KRST0     | Kernel Reset Register 0  | 0F4 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_ACCEN1    | Access Enable Register 1 | 0F8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_ACCEN1    | Access Enable Register 1 | 0F8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN2_ACCEN1    | Access Enable Register 1 | 0F8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_ACCEN1    | Access Enable Register 1 | 0F8 <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLINO_ACCENO    | Access Enable Register 0 | 0FC <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN1_ACCEN0    | Access Enable Register 0 | 0FC <sub>H</sub>  | See<br>Family<br>Spec |



Table 271 Register Overview - ASCLIN (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                | Offset<br>Address | Page<br>Number        |
|-------------------|--------------------------|-------------------|-----------------------|
| ASCLIN2_ACCEN0    | Access Enable Register 0 | 0FC <sub>H</sub>  | See<br>Family<br>Spec |
| ASCLIN3_ACCEN0    | Access Enable Register 0 | 0FC <sub>H</sub>  | See<br>Family<br>Spec |

# 34.3 TC35x Specific Registers

No deviations from the Family Spec

# 34.4 Connectivity

Table 272 Connections of ASCLINO

| Interface Signals | conne | ects                 | Description                     |  |  |
|-------------------|-------|----------------------|---------------------------------|--|--|
| ASCLINO:ACTSA     | from  | P14.9:IN             | Clear to send input             |  |  |
| ASCLIN0:ACTSD     | from  | ASCLINO:ARTS         | Clear to send input             |  |  |
| ASCLIN0:ARTS      | to    | P14.7:ALT(2)         | Ready to send output            |  |  |
|                   |       | ASCLINO:ACTSD        |                                 |  |  |
| ASCLIN0:ARXA      | from  | P14.1:IN             | Receive input                   |  |  |
| ASCLIN0:ARXB      | from  | P15.3:IN             | Receive input                   |  |  |
| ASCLIN0:ARXD      | from  | P33.10:IN            | Receive input                   |  |  |
| ASCLIN0:ASCLK     | to    | P14.0:ALT(6)         | Shift clock output              |  |  |
|                   |       | P15.2:ALT(6)         |                                 |  |  |
| ASCLIN0:ATX       | to    | IOM:MON2(12)         | Transmit output                 |  |  |
|                   |       | IOM:REF2(12)         |                                 |  |  |
|                   |       | P14.0:ALT(2)         |                                 |  |  |
|                   |       | P14.1:ALT(2)         |                                 |  |  |
|                   |       | P15.2:ALT(2)         |                                 |  |  |
|                   |       | P15.3:ALT(2)         |                                 |  |  |
|                   |       | P33.9:ALT(6)         |                                 |  |  |
| ASCLIN0:sleep_n   | from  | SCU:scu_syst_sleep_n | Negative turn-off request       |  |  |
| ASCLIN0:TX_INT    | to    | INT:asclin0.TX_INT   | ASCLIN Transmit Service Request |  |  |
| ASCLIN0:RX_INT    | to    | INT:asclin0.RX_INT   | ASCLIN Receive Service Request  |  |  |
| ASCLIN0:ERR_INT   | to    | INT:asclin0.ERR_INT  | ASCLIN Error Service Request    |  |  |



**Table 273 Connections of ASCLIN1** 

| Interface Signals | conn | ects                 | Description                     |
|-------------------|------|----------------------|---------------------------------|
| ASCLIN1:ACTSA     | from | P20.7:IN             | Clear to send input             |
| ASCLIN1:ACTSB     | from | P32.4:IN             | Clear to send input             |
| ASCLIN1:ACTSD     | from | ASCLIN1:ARTS         | Clear to send input             |
| ASCLIN1:ARTS      | to   | P20.6:ALT(2)         | Ready to send output            |
|                   |      | P23.1:ALT(2)         |                                 |
|                   |      | ASCLIN1:ACTSD        |                                 |
| ASCLIN1:ARXA      | from | P15.1:IN             | Receive input                   |
| ASCLIN1:ARXB      | from | P15.5:IN             | Receive input                   |
| ASCLIN1:ARXC      | from | P20.9:IN             | Receive input                   |
| ASCLIN1:ARXD      | from | P14.8:IN             | Receive input                   |
| ASCLIN1:ARXE      | from | P11.10:IN            | Receive input                   |
| ASCLIN1:ARXF      | from | P33.13:IN            | Receive input                   |
| ASCLIN1:ARXG      | from | P02.3:IN             | Receive input                   |
| ASCLIN1:ASCLK     | to   | P15.0:ALT(6)         | Shift clock output              |
|                   |      | P20.10:ALT(6)        |                                 |
|                   |      | P33.11:ALT(2)        |                                 |
|                   |      | P33.12:ALT(4)        |                                 |
| ASCLIN1:ASLSO     | to   | P14.3:ALT(4)         | Slave select signal output      |
|                   |      | P20.8:ALT(2)         |                                 |
|                   |      | P33.10:ALT(4)        |                                 |
| ASCLIN1:ATX       | to   | IOM:MON2(13)         | Transmit output                 |
|                   |      | IOM:REF2(13)         |                                 |
|                   |      | P02.2:ALT(2)         |                                 |
|                   |      | P11.12:ALT(2)        |                                 |
|                   |      | P14.10:ALT(4)        |                                 |
|                   |      | P15.0:ALT(2)         |                                 |
|                   |      | P15.1:ALT(2)         |                                 |
|                   |      | P15.4:ALT(2)         |                                 |
|                   |      | P15.5:ALT(2)         |                                 |
|                   |      | P20.10:ALT(2)        |                                 |
|                   |      | P33.12:ALT(2)        |                                 |
|                   |      | P33.13:ALT(2)        |                                 |
| ASCLIN1:sleep_n   | from | SCU:scu_syst_sleep_n | Negative turn-off request       |
| ASCLIN1:TX_INT    | to   | INT:asclin1.TX_INT   | ASCLIN Transmit Service Request |
| ASCLIN1:RX_INT    | to   | INT:asclin1.RX_INT   | ASCLIN Receive Service Request  |
| ASCLIN1:ERR_INT   | to   | INT:asclin1.ERR_INT  | ASCLIN Error Service Request    |



**Table 274 Connections of ASCLIN2** 

| Interface Signals | conn | ects                 | Description                     |
|-------------------|------|----------------------|---------------------------------|
| ASCLIN2:ACTSA     | from | P10.7:IN             | Clear to send input             |
| ASCLIN2:ACTSB     | from | P33.5:IN             | Clear to send input             |
| ASCLIN2:ACTSD     | from | ASCLIN2:ARTS         | Clear to send input             |
| ASCLIN2:ARTS      | to   | P10.8:ALT(2)         | Ready to send output            |
|                   |      | P33.4:ALT(2)         |                                 |
|                   |      | ASCLIN2:ACTSD        |                                 |
| ASCLIN2:ARXA      | from | P14.3:IN             | Receive input                   |
| ASCLIN2:ARXB      | from | P02.1:IN             | Receive input                   |
| ASCLIN2:ARXD      | from | P10.6:IN             | Receive input                   |
| ASCLIN2:ARXE      | from | P33.8:IN             | Receive input                   |
| ASCLIN2:ARXF      | from | P32.6:IN             | Receive input                   |
| ASCLIN2:ARXG      | from | P02.0:IN             | Receive input                   |
| ASCLIN2:ASCLK     | to   | P02.4:ALT(2)         | Shift clock output              |
|                   |      | P10.6:ALT(2)         |                                 |
|                   |      | P14.2:ALT(6)         |                                 |
|                   |      | P33.7:ALT(2)         |                                 |
|                   |      | P33.9:ALT(4)         |                                 |
| ASCLIN2:ASLSO     | to   | P02.3:ALT(2)         | Slave select signal output      |
|                   |      | P10.5:ALT(6)         |                                 |
|                   |      | P33.6:ALT(2)         |                                 |
| ASCLIN2:ATX       | to   | IOM:MON2(14)         | Transmit output                 |
|                   |      | IOM:REF2(14)         |                                 |
|                   |      | P02.0:ALT(2)         |                                 |
|                   |      | P10.5:ALT(2)         |                                 |
|                   |      | P14.2:ALT(2)         |                                 |
|                   |      | P14.3:ALT(2)         |                                 |
|                   |      | P32.5:ALT(2)         |                                 |
|                   |      | P33.8:ALT(2)         |                                 |
|                   |      | P33.9:ALT(2)         |                                 |
| ASCLIN2:sleep_n   | from | SCU:scu_syst_sleep_n | Negative turn-off request       |
| ASCLIN2:TX_INT    | to   | INT:asclin2.TX_INT   | ASCLIN Transmit Service Request |
| ASCLIN2:RX_INT    | to   | INT:asclin2.RX_INT   | ASCLIN Receive Service Request  |
| ASCLIN2:ERR_INT   | to   | INT:asclin2.ERR_INT  | ASCLIN Error Service Request    |



**Table 275 Connections of ASCLIN3** 

| Interface Signals | conn | ects          | Description                |
|-------------------|------|---------------|----------------------------|
| ASCLIN3:ACTSA     | from | P00.12:IN     | Clear to send input        |
| ASCLIN3:ACTSD     | from | ASCLIN3:ARTS  | Clear to send input        |
| ASCLIN3:ARTS      | to   | P00.9:ALT(3)  | Ready to send output       |
|                   |      | ASCLIN3:ACTSD |                            |
| ASCLIN3:ARXA      | from | P15.7:IN      | Receive input              |
| ASCLIN3:ARXB      | from | P11.0:IN      | Receive input              |
| ASCLIN3:ARXC      | from | P20.3:IN      | Receive input              |
| ASCLIN3:ARXD      | from | P32.2:IN      | Receive input              |
| ASCLIN3:ARXE      | from | P00.1:IN      | Receive input              |
| ASCLIN3:ARXF      | from | P21.6:IN      | Receive input              |
| ASCLIN3:ASCLK     | to   | P00.0:ALT(2)  | Shift clock output         |
|                   |      | P00.2:ALT(2)  |                            |
|                   |      | P11.1:ALT(2)  |                            |
|                   |      | P11.4:ALT(2)  |                            |
|                   |      | P15.6:ALT(6)  |                            |
|                   |      | P15.8:ALT(6)  |                            |
|                   |      | P20.0:ALT(3)  |                            |
|                   |      | P21.5:ALT(2)  |                            |
|                   |      | P21.7:ALT(3)  |                            |
|                   |      | P32.3:ALT(4)  |                            |
|                   |      | P33.2:ALT(2)  |                            |
| ASCLIN3:ASLSO     | to   | P00.3:ALT(2)  | Slave select signal output |
|                   |      | P12.1:ALT(2)  |                            |
|                   |      | P14.3:ALT(5)  |                            |
|                   |      | P21.2:ALT(2)  |                            |
|                   |      | P21.6:ALT(2)  |                            |
|                   |      | P33.1:ALT(2)  |                            |



**Table 275 Connections of ASCLIN3** (cont'd)

| Interface Signals | conn | ects                 | Description                     |  |  |
|-------------------|------|----------------------|---------------------------------|--|--|
| ASCLIN3:ATX       | to   | IOM:MON2(15)         | Transmit output                 |  |  |
|                   |      | IOM:REF2(15)         |                                 |  |  |
|                   |      | P00.0:ALT(3)         |                                 |  |  |
|                   |      | P00.1:ALT(2)         |                                 |  |  |
|                   |      | P11.0:ALT(2)         |                                 |  |  |
|                   |      | P11.1:ALT(3)         |                                 |  |  |
|                   |      | P15.6:ALT(2)         |                                 |  |  |
|                   |      | P15.7:ALT(2)         |                                 |  |  |
|                   |      | P20.0:ALT(2)         |                                 |  |  |
|                   |      | P20.3:ALT(2)         |                                 |  |  |
|                   |      | P21.7:ALT(2)         |                                 |  |  |
|                   |      | P32.2:ALT(2)         |                                 |  |  |
|                   |      | P32.3:ALT(2)         |                                 |  |  |
| ASCLIN3:sleep_n   | from | SCU:scu_syst_sleep_n | Negative turn-off request       |  |  |
| ASCLIN3:TX_INT    | to   | INT:asclin3.TX_INT   | ASCLIN Transmit Service Request |  |  |
| ASCLIN3:RX_INT    | to   | INT:asclin3.RX_INT   | ASCLIN Receive Service Request  |  |  |
| ASCLIN3:ERR_INT   | to   | INT:asclin3.ERR_INT  | ASCLIN Error Service Request    |  |  |

# 34.5 Revision History

### **Table 276 Revision History**

| Reference | Change to Previous Version                   | Comment  |
|-----------|----------------------------------------------|----------|
| V3.2.6    |                                              | <u> </u> |
| Page 2    | Register tables updated.                     |          |
|           | No functional change in connectivity tables. |          |
| V3.2.7    |                                              |          |
| _         | No functional changes.                       |          |
| V3.2.8    |                                              |          |
| _         | No functional changes.                       |          |



**Queued Synchronous Peripheral Interface (QSPI)** 

# 35 Queued Synchronous Peripheral Interface (QSPI)

# 35.1 TC35x Specific IP Configuration

Table 277 TC35x specific configuration of QSPI

| Parameter            | QSPI0 | QSPI1 | QSPI2 | QSPI3 |
|----------------------|-------|-------|-------|-------|
| QSPI module has HSIC |       |       | Х     | Х     |



### **Queued Synchronous Peripheral Interface (QSPI)**

# 35.2 TC35x Specific Register Set

### **Register Address Space Table**

Table 278 Register Address Space - QSPI

| Module | Base Address          | End Address           | Note                 |
|--------|-----------------------|-----------------------|----------------------|
| QSPI0  | F0001C00 <sub>H</sub> | F0001CFF <sub>H</sub> | Register block QSPI0 |
| QSPI1  | F0001D00 <sub>H</sub> | F0001DFF <sub>H</sub> | Register block QSPI1 |
| QSPI2  | F0001E00 <sub>H</sub> | F0001EFF <sub>H</sub> | Register block QSPI2 |
| QSPI3  | F0001F00 <sub>H</sub> | F0001FFF <sub>H</sub> | Register block QSPI3 |

### **Register Overview Tables of QSPI**

Table 279 Register Overview - QSPI0 (ascending Offset Address)

| Short Name             | Long Name                          | Offset<br>Address     | Access Mode |        | Reset                | Page                  |
|------------------------|------------------------------------|-----------------------|-------------|--------|----------------------|-----------------------|
|                        |                                    |                       | Read        | Write  |                      | Number                |
| QSPI0_CLC              | Clock Control Register             | 000 <sub>H</sub>      | U,SV        | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_PISEL            | Port Input Select Register         | 004 <sub>H</sub>      | U,SV        | SV,P   | Application<br>Reset | 10                    |
| QSPI0_ID               | Module Identification<br>Register  | 008 <sub>H</sub>      | U,SV        | BE     | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_GLOBALC<br>ON    | Global Configuration<br>Register   | 010 <sub>H</sub>      | U,SV        | SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_GLOBALC<br>ON1   | Global Configuration<br>Register 1 | 014 <sub>H</sub>      | U,SV        | SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_BACON            | Basic Configuration Register       | 018 <sub>H</sub>      | U,SV        | BE     | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_ECONz<br>(z=0-7) | Configuration Extension z          | 020 <sub>H</sub> +z*4 | U,SV        | SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_STATUS           | Status Register                    | 040 <sub>H</sub>      | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_STATUS1          | Status Register 1                  | 044 <sub>H</sub>      | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 279 Register Overview - QSPIO (ascending Offset Address)** (cont'd)

| Short Name                      | Long Name                                     | Offset               | Access | Mode   | Reset                | Page                  |
|---------------------------------|-----------------------------------------------|----------------------|--------|--------|----------------------|-----------------------|
|                                 |                                               | Address              | Read   | Write  |                      | Number                |
| QSPI0_SSOC                      | Slave Select Output Control<br>Register       | 048 <sub>H</sub>     | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_FLAGSCLE<br>AR            | Flags Clear Register                          | 054 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_XXLCON                    | XLCON Extra Large Data Configuration Register |                      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_MIXENTRY                  | _MIXENTRY MIX_ENTRY Register                  |                      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_BACONEN<br>TRY            | BACON_ENTRY Register                          | 060 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_DATAENT<br>RYx<br>(x=0-7) | DATA_ENTRY Register x                         | 064 <sub>H</sub> +x* | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_RXEXIT                    | RX_EXIT Register                              | 090 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_RXEXITD                   | RX_EXIT Debug Register                        | 094 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_MC                        | Move Counter Register                         | 0A4 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_MCCON                     | Move Counter control<br>Register              | 0A8 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_OCS                       | OCDS Control and Status                       | 0E8 <sub>H</sub>     | U,SV   | SV,P   | Debug Reset          | See<br>Family<br>Spec |
| QSPI0_KRSTCLR                   | Kernel Reset Status Clear<br>Register         | 0EC <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_KRST1                     | Kernel Reset Register 1                       | OFO <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI0_KRST0                     | Kernel Reset Register 0                       | 0F4 <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |



Table 279 Register Overview - QSPIO (ascending Offset Address) (cont'd)

| <b>Short Name</b> | Long Name                | Offset           | Access | Mode  | Reset                | Page                  |  |
|-------------------|--------------------------|------------------|--------|-------|----------------------|-----------------------|--|
|                   |                          | Address          | Read   | Write |                      | Number                |  |
| QSPI0_ACCEN1      | Access Enable Register 1 | 0F8 <sub>H</sub> | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI0_ACCEN0      | Access Enable Register 0 | 0FC <sub>H</sub> | U,SV   | SV,SE | Application<br>Reset | See<br>Family<br>Spec |  |

## Table 280 Register Overview - QSPI1 (ascending Offset Address)

| <b>Short Name</b>      | Long Name                               | Offset                | Access | Mode   | Reset                | Page<br>Number        |  |
|------------------------|-----------------------------------------|-----------------------|--------|--------|----------------------|-----------------------|--|
|                        |                                         | Address               | Read   | Write  |                      |                       |  |
| QSPI1_CLC              | Clock Control Register                  | 000 <sub>H</sub>      | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_PISEL            | EL Port Input Select Register           |                       | U,SV   | SV,P   | Application<br>Reset | 11                    |  |
| QSPI1_ID               | SPI1_ID Module Identification Register  |                       | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_GLOBALC<br>ON    | Global Configuration<br>Register        | 010 <sub>H</sub>      | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_GLOBALC<br>ON1   | <b>G</b>                                |                       | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_BACON            | Basic Configuration Register            | 018 <sub>H</sub>      | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_ECONz<br>(z=0-7) | Configuration Extension z               | 020 <sub>H</sub> +z*4 | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_STATUS           | Status Register                         | 040 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_STATUS1          | Status Register 1                       | 044 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_SSOC             | Slave Select Output Control<br>Register | 048 <sub>H</sub>      | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI1_FLAGSCLE<br>AR   | Flags Clear Register                    | 054 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |



V2.0.0

2021-02

**Table 280 Register Overview - QSPI1 (ascending Offset Address)** (cont'd)

| Short Name                      | Long Name                                  | Offset               | Access                   | Mode   | Reset                | Page                  |
|---------------------------------|--------------------------------------------|----------------------|--------------------------|--------|----------------------|-----------------------|
|                                 |                                            | Address              | Read                     | Write  |                      | Number                |
| QSPI1_XXLCON                    | Extra Large Data<br>Configuration Register | 058 <sub>H</sub>     | U,SV                     | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_MIXENTRY                  | MIX_ENTRY Register                         | 05C <sub>H</sub>     | U,SV                     | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_BACONEN<br>TRY            | BACON_ENTRY Register                       | 060 <sub>H</sub>     | U,SV                     | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_DATAENT<br>RYx<br>(x=0-7) | DATA_ENTRY Register x                      | 064 <sub>H</sub> +x* | U,SV                     | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_RXEXIT                    | RX_EXIT Register                           | 090 <sub>H</sub>     | U,SV                     | BE     | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_RXEXITD                   | EXITD RX_EXIT Debug Register               |                      | 094 <sub>H</sub> U,SV BE |        | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_MC                        | Move Counter Register                      | 0A4 <sub>H</sub>     | U,SV                     | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_MCCON                     | Move Counter control<br>Register           | 0A8 <sub>H</sub>     | U,SV                     | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_OCS                       | OCDS Control and Status                    | 0E8 <sub>H</sub>     | U,SV                     | SV,P   | Debug Reset          | See<br>Family<br>Spec |
| QSPI1_KRSTCLR                   | Kernel Reset Status Clear<br>Register      | 0EC <sub>H</sub>     | U,SV                     | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_KRST1                     | Kernel Reset Register 1                    | 0F0 <sub>H</sub>     | U,SV                     | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_KRST0                     | Kernel Reset Register 0                    | 0F4 <sub>H</sub>     | U,SV                     | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_ACCEN1                    | Access Enable Register 1                   | 0F8 <sub>H</sub>     | U,SV                     | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |
| QSPI1_ACCEN0                    | Access Enable Register 0                   | 0FC <sub>H</sub>     | U,SV                     | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |



Table 281 Register Overview - QSPI2 (ascending Offset Address)

| Short Name             | Long Name                                  | Offset                | Access | Mode   | Reset                | Page                  |  |
|------------------------|--------------------------------------------|-----------------------|--------|--------|----------------------|-----------------------|--|
|                        |                                            | Address               | Read   | Write  |                      | Number                |  |
| QSPI2_CLC              | Clock Control Register                     | 000 <sub>H</sub>      | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_PISEL            | Port Input Select Register                 | 004 <sub>H</sub>      | U,SV   | SV,P   | Application<br>Reset | 12                    |  |
| QSPI2_ID               | ID Module Identification Register          |                       | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_GLOBALC<br>ON    | Global Configuration<br>Register           | 010 <sub>H</sub>      | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_GLOBALC<br>ON1   | _                                          |                       | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_BACON            | I2_BACON Basic Configuration Register      |                       | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_ECONz<br>(z=0-7) | Configuration Extension z                  | 020 <sub>H</sub> +z*4 | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_STATUS           | Status Register                            | 040 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_STATUS1          | Status Register 1                          | 044 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_SSOC             | Slave Select Output Control<br>Register    | 048 <sub>H</sub>      | U,SV   | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_FLAGSCLE<br>AR   | Flags Clear Register                       | 054 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_XXLCON           | Extra Large Data<br>Configuration Register | 058 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_MIXENTRY         | MIX_ENTRY Register                         | 05C <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_BACONEN<br>TRY   | BACON_ENTRY Register                       | 060 <sub>H</sub>      | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |

## **AURIX™ TC35x**



Table 281 Register Overview - QSPI2 (ascending Offset Address) (cont'd)

| Short Name                      | Long Name                             | Offset               | Access | Mode   | Reset                | Page                  |  |
|---------------------------------|---------------------------------------|----------------------|--------|--------|----------------------|-----------------------|--|
|                                 |                                       | Address              | Read   | Write  |                      | Number                |  |
| QSPI2_DATAENT<br>RYx<br>(x=0-7) | DATA_ENTRY Register x                 | 064 <sub>H</sub> +x* | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_RXEXIT                    | RX_EXIT Register                      | 090 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_RXEXITD                   | RX_EXIT Debug Register                | 094 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_CAPCON                    | Capture Control Register              | 0A0 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_MC                        | Move Counter Register                 | 0A4 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_MCCON                     | Move Counter control<br>Register      | 0A8 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_OCS                       | OCDS Control and Status               | 0E8 <sub>H</sub>     | U,SV   | SV,P   | Debug Reset          | See<br>Family<br>Spec |  |
| QSPI2_KRSTCLR                   | Kernel Reset Status Clear<br>Register | 0EC <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_KRST1                     | Kernel Reset Register 1               | OFO <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_KRST0                     | Kernel Reset Register 0               | 0F4 <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_ACCEN1                    | Access Enable Register 1              | 0F8 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI2_ACCEN0                    | Access Enable Register 0              | 0FC <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |  |



Table 282 Register Overview - QSPI3 (ascending Offset Address)

| Short Name             | Long Name                                  | Offset                | Access    | Mode   | Reset                | Page<br>Number        |  |
|------------------------|--------------------------------------------|-----------------------|-----------|--------|----------------------|-----------------------|--|
|                        |                                            | Address               | Read      | Write  |                      |                       |  |
| QSPI3_CLC              | Clock Control Register                     | 000 <sub>H</sub>      | U,SV      | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_PISEL            | Port Input Select Register                 | 004 <sub>H</sub>      | U,SV      | SV,P   | Application<br>Reset | 13                    |  |
| QSPI3_ID               | PI3_ID Module Identification Register      |                       | U,SV      | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_GLOBALC<br>ON    | Global Configuration<br>Register           | 010 <sub>H</sub>      | U,SV SV,P |        | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_GLOBALC<br>ON1   | _                                          |                       | U,SV      | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_BACON            | PI3_BACON Basic Configuration Registe      |                       | U,SV      | BE     | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_ECONz<br>(z=0-7) | Configuration Extension z                  | 020 <sub>H</sub> +z*4 | U,SV      | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_STATUS           | Status Register                            | 040 <sub>H</sub>      | U,SV      | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_STATUS1          | Status Register 1                          | 044 <sub>H</sub>      | U,SV      | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_SSOC             | Slave Select Output Control<br>Register    | 048 <sub>H</sub>      | U,SV      | SV,P   | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_FLAGSCLE<br>AR   | Flags Clear Register                       | 054 <sub>H</sub>      | U,SV      | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_XXLCON           | Extra Large Data<br>Configuration Register | 058 <sub>H</sub>      | U,SV      | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_MIXENTRY         | MIX_ENTRY Register                         | 05C <sub>H</sub>      | U,SV      | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |
| QSPI3_BACONEN<br>TRY   | BACON_ENTRY Register                       | 060 <sub>H</sub>      | U,SV      | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |  |



Table 282 Register Overview - QSPI3 (ascending Offset Address) (cont'd)

| <b>Short Name</b>               | Long Name                             | Offset               | Access | Mode   | Reset                | Page                  |
|---------------------------------|---------------------------------------|----------------------|--------|--------|----------------------|-----------------------|
|                                 |                                       | Address              | Read   | Write  |                      | Number                |
| QSPI3_DATAENT<br>RYx<br>(x=0-7) | DATA_ENTRY Register x                 | 064 <sub>H</sub> +x* | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_RXEXIT                    | RX_EXIT Register                      | 090 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_RXEXITD                   | RX_EXIT Debug Register                | 094 <sub>H</sub>     | U,SV   | BE     | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_CAPCON                    | Capture Control Register              | 0A0 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_MC                        | Move Counter Register                 | 0A4 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_MCCON                     | Move Counter control<br>Register      | 0A8 <sub>H</sub>     | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_OCS                       | OCDS Control and Status               | 0E8 <sub>H</sub>     | U,SV   | SV,P   | Debug Reset          | See<br>Family<br>Spec |
| QSPI3_KRSTCLR                   | Kernel Reset Status Clear<br>Register | 0EC <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_KRST1                     | Kernel Reset Register 1               | OFO <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_KRST0                     | Kernel Reset Register 0               | 0F4 <sub>H</sub>     | U,SV   | SV,E,P | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_ACCEN1                    | Access Enable Register 1              | 0F8 <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |
| QSPI3_ACCEN0                    | Access Enable Register 0              | 0FC <sub>H</sub>     | U,SV   | SV,SE  | Application<br>Reset | See<br>Family<br>Spec |



## 35.3 TC35x Specific Registers

## 35.3.1 Register block QSPI

## **Port Input Select Register**

The PISEL register controls the input signal selection of the SSC module.

#### QSPI0\_PISEL

| Port Input Select Register (004 <sub>H</sub> ) |    |       |    |    |          |      |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |      |          |    |    |      | 0000 <sub>H</sub> |
|------------------------------------------------|----|-------|----|----|----------|------|----|----|-------------------------------------------------|------|----------|----|----|------|-------------------|
| 31                                             | 30 | 29    | 28 | 27 | 26       | 25   | 24 | 23 | 22                                              | 21   | 20       | 19 | 18 | 17   | 16                |
| 0                                              |    |       |    |    |          |      |    |    |                                                 |      |          |    |    |      |                   |
|                                                | 1  |       |    | 1  | <u> </u> | 1    | 1  | r  | 1                                               | 1    | <u> </u> | 1  | 1  | 1 1  |                   |
| 15                                             | 14 | 13    | 12 | 11 | 10       | 9    | 8  | 7  | 6                                               | 5    | 4        | 3  | 2  | 1    | 0                 |
| 0                                              |    | SLSIS |    | 0  |          | SCIS | 1  | 0  |                                                 | SRIS |          | 0  |    | MRIS |                   |
| r                                              |    | rw    |    | r  | I        | rw   |    | r  |                                                 | rw   |          | r  |    | rw   |                   |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MRIS  | 2:0  | rw   | Master Mode Receive Input Select  MRIS selects one out of eight MRST receive input lines, used in Master  Mode. Note that not all inputs are used in every device of the family.  Selecting an unused input returns a continuous low value.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P20.12_IN,                            |
| SRIS  | 6:4  | rw   | Slave Mode Receive Input Select  SRIS selects one out of eight MTSR receive input lines, used in Slave Mode. Note that not all inputs are used in every device of the family. Selecting an unused input returns a continuous low value. The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P20.14_IN, 010 <sub>B</sub> P22.5_IN,      |
| SCIS  | 10:8 | rw   | Slave Mode Clock Input Select  SCIS selects one out of eight module kernel SCLK input lines that is used as clock input line in slave mode. Note that not all inputs are used in every device of the family. Selecting an unused input returns a continuous low value.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P20.11_IN, |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                          |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLSIS | 14:12 | rw   | Slave Mode Slave Select Input Selection                                                                                                                                                                                                                                              |
|       |       |      | The SLSIS must be programmed properly before the slave mode is set with GLOBALCON.MODE and the module is set to RUN mode.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> no input  001 <sub>B</sub> <b>P20.13_IN</b> , |
|       |       |      | 010 <sub>B</sub> <b>P20.9_IN</b> ,                                                                                                                                                                                                                                                   |
| 0     | 3,    | r    | Reserved                                                                                                                                                                                                                                                                             |
|       | 7,    |      | Read as 0; should be written with 0.                                                                                                                                                                                                                                                 |
|       | 11,   |      |                                                                                                                                                                                                                                                                                      |
|       | 31:15 |      |                                                                                                                                                                                                                                                                                      |

| -        | _PISEL | elect Re | gister |    |    | (004 <sub>H</sub> ) A |    |    |    | Apı  | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |      |    |
|----------|--------|----------|--------|----|----|-----------------------|----|----|----|------|-------------------------------------------------|----|----|------|----|
| 31       | 30     | 29       | 28     | 27 | 26 | 25                    | 24 | 23 | 22 | 21   | 20                                              | 19 | 18 | 17   | 16 |
| <b>0</b> |        |          |        |    |    |                       |    |    |    |      |                                                 |    |    |      |    |
| 1        |        | 11.      | 11     | I  |    |                       |    | r  |    |      |                                                 |    |    | 1    |    |
| 15       | 14     | 13       | 12     | 11 | 10 | 9                     | 8  | 7  | 6  | 5    | 4                                               | 3  | 2  | 1    | 0  |
| 0        |        | SLSIS    |        | 0  |    | SCIS                  |    | 0  |    | SRIS |                                                 | 0  |    | MRIS |    |
| r        |        | rw       |        | r  |    | rw                    |    | r  |    | rw   |                                                 | r  |    | rw   |    |

| Field | Bits | Туре | Description                                                                 |
|-------|------|------|-----------------------------------------------------------------------------|
| MRIS  | 2:0  | rw   | Master Mode Receive Input Select                                            |
|       |      |      | MRIS selects one out of eight MRST receive input lines, used in Master      |
|       |      |      | Mode. Note that not all inputs are used in every device of the family.      |
|       |      |      | Selecting an unused input returns a continuous low value.                   |
|       |      |      | The following signal sources are available in this product (if supported by |
|       |      |      | the package!)                                                               |
|       |      |      | 000 <sub>B</sub> <b>P10.1_IN</b> ,                                          |
|       |      |      | 001 <sub>B</sub> <b>P11.3_IN</b> ,                                          |
| SRIS  | 6:4  | rw   | Slave Mode Receive Input Select                                             |
|       |      |      | SRIS selects one out of eight MTSR receive input lines, used in Slave       |
|       |      |      | Mode. Note that not all inputs are used in every device of the family.      |
|       |      |      | Selecting an unused input returns a continuous low value.                   |
|       |      |      | The following signal sources are available in this product (if supported by |
|       |      |      | the package!)                                                               |
|       |      |      | 000 <sub>B</sub> <b>P10.3_IN</b> ,                                          |
|       |      |      | 001 <sub>B</sub> <b>P11.9_IN</b> ,                                          |
|       |      |      | 010 <sub>B</sub> <b>P10.4_IN</b> ,                                          |



| Field | Bits                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCIS  | 10:8                     | rw   | Slave Mode Clock Input Select  SCIS selects one out of eight module kernel SCLK input lines that is used as clock input line in slave mode. Note that not all inputs are used in every device of the family. Selecting an unused input returns a continuous low value.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P10.2_IN,  001 <sub>B</sub> P11.6_IN, |
| SLSIS | 14:12                    | rw   | Slave Mode Slave Select Input Selection  The SLSIS must be programmed properly before the slave mode is set with GLOBALCON.MODE and the module is set to RUN mode.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> no input  001 <sub>B</sub> P11.10_IN,                                                                                                     |
| 0     | 3,<br>7,<br>11,<br>31:15 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                             |

#### QSPI2\_PISEL

| Port In |    | elect Re | gister |    |    |      | (004 | <sub>н</sub> ) |    | Ap   | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---------|----|----------|--------|----|----|------|------|----------------|----|------|---------|--------|---------|---------|-------------------|
| 31      | 30 | 29       | 28     | 27 | 26 | 25   | 24   | 23             | 22 | 21   | 20      | 19     | 18      | 17      | 16                |
|         | Ţ  | 1        | ļ      | ,  | ı  | •    | Į.   | 0              | Ţ  | ı    |         | ,      | ,       | •       | '                 |
|         | 1  | 1        |        | 1  | 1  | 1    | I    | r              | 1  | 1    |         | 1      | 1       | 1       |                   |
| 15      | 14 | 13       | 12     | 11 | 10 | 9    | 8    | 7              | 6  | 5    | 4       | 3      | 2       | 1       | 0                 |
| 0       |    | SLSIS    | ı      | 0  |    | SCIS | ı    | 0              |    | SRIS | ı       | 0      |         | MRIS    |                   |
| r       | 1  | rw       | ı      | r  | -  | rw   |      | r              | 1  | rw   |         | r      |         | rw      |                   |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MRIS  | 2:0  | rw   | Master Mode Receive Input Select  MRIS selects one out of eight MRST receive input lines, used in Master  Mode. Note that not all inputs are used in every device of the family.  Selecting an unused input returns a continuous low value.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P15.4_IN,  001 <sub>B</sub> P15.7_IN,  100 <sub>B</sub> P15.2_IN, |



| Field | Bits                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|-------|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| SRIS  | 6:4 rw                   |      | Slave Mode Receive Input Select  SRIS selects one out of eight MTSR receive input lines, used in Slave  Mode. Note that not all inputs are used in every device of the family.  Selecting an unused input returns a continuous low value.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P15.5_IN,  001 <sub>B</sub> P15.6_IN,                              |  |  |  |  |  |
| SCIS  | 10:8                     | rw   | Slave Mode Clock Input Select  SCIS selects one out of eight module kernel SCLK input lines that is used as clock input line in slave mode. Note that not all inputs are used in every device of the family. Selecting an unused input returns a continuous low value.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P15.3_IN,  001 <sub>B</sub> P15.8_IN, |  |  |  |  |  |
| SLSIS | 14:12                    | rw   | Slave Mode Slave Select Input Selection  The SLSIS must be programmed properly before the slave mode is set with GLOBALCON.MODE and the module is set to RUN mode.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> no input  001 <sub>B</sub> P15.2_IN,  010 <sub>B</sub> P15.1_IN,                                                                          |  |  |  |  |  |
| 0     | 3,<br>7,<br>11,<br>31:15 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |

## QSPI3\_PISEL

| Port In | _  | elect Re | gister |    |    |      | (004 | 'н) |    | Ap   | plicatio | on Res | et Valu | ie: 0000 | 0000 <sub>H</sub> |
|---------|----|----------|--------|----|----|------|------|-----|----|------|----------|--------|---------|----------|-------------------|
| 31      | 30 | 29       | 28     | 27 | 26 | 25   | 24   | 23  | 22 | 21   | 20       | 19     | 18      | 17       | 16                |
|         | ı  |          | '      | 1  |    | •    |      | 0   | ı  | •    |          |        | 1       | •        |                   |
|         | 1  | 1        |        |    | 1  | 1    |      | r   | 1  | 1    |          | 1      |         | 1        |                   |
| 15      | 14 | 13       | 12     | 11 | 10 | 9    | 8    | 7   | 6  | 5    | 4        | 3      | 2       | 1        | 0                 |
| 0       |    | SLSIS    | 1      | 0  |    | SCIS | 1    | 0   |    | SRIS |          | 0      |         | MRIS     |                   |
| r       |    | rw       |        | r  |    | rw   |      | r   |    | rw   |          | r      |         | rw       |                   |



| Field | Bits                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|--------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MRIS  | 2:0                      | rw   | Master Mode Receive Input Select  MRIS selects one out of eight MRST receive input lines, used in Master Mode. Note that not all inputs are used in every device of the family. Selecting an unused input returns a continuous low value. The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P02.5_IN, 001 <sub>B</sub> P10.7_IN,                                |
| SRIS  | 6:4                      | rw   | Slave Mode Receive Input Select  SRIS selects one out of eight MTSR receive input lines, used in Slave Mode. Note that not all inputs are used in every device of the family. Selecting an unused input returns a continuous low value. The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P02.6_IN, 001 <sub>B</sub> P10.6_IN,                                  |
| SCIS  | 10:8                     | rw   | Slave Mode Clock Input Select  SCIS selects one out of eight module kernel SCLK input lines that is used as clock input line in slave mode. Note that not all inputs are used in every device of the family. Selecting an unused input returns a continuous low value.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> P02.7_IN,  001 <sub>B</sub> P10.8_IN, |
| SLSIS | 14:12                    | rw   | Slave Mode Slave Select Input Selection  The SLSIS must be programmed properly before the slave mode is set with GLOBALCON.MODE and the module is set to RUN mode.  The following signal sources are available in this product (if supported by the package!)  000 <sub>B</sub> no input  001 <sub>B</sub> P02.4_IN,                                                                                                      |
| 0     | 3,<br>7,<br>11,<br>31:15 | r    | Reserved Read as 0; should be written with 0.                                                                                                                                                                                                                                                                                                                                                                             |

# 35.4 Connectivity

The tables below list all the connections of QSPI instances.



Table 283 Connections of QSPI0

| Interface Signals | conne | ects              | Description                             |
|-------------------|-------|-------------------|-----------------------------------------|
| QSPI0:MRST        | to    | IOM:MON2(0)       | Slave SPI data output                   |
|                   |       | IOM:REF2(0)       |                                         |
|                   |       | P20.12:ALT(3)     |                                         |
| QSPI0:MRSTA       | from  | P20.12:IN         | Master SPI data input                   |
| QSPI0:MTSR        | to    | P20.12:ALT(4)     | Master SPI data output                  |
|                   |       | P20.14:ALT(3)     |                                         |
|                   |       | P22.5:ALT(4)      |                                         |
| QSPI0:MTSRA       | from  | P20.14:IN         | Slave SPI data input                    |
| QSPI0:MTSRC       | from  | P22.5:IN          | Slave SPI data input                    |
| QSPI0:SCLK        | to    | P20.11:ALT(3)     | Master SPI clock output                 |
|                   |       | P20.13:ALT(5)     |                                         |
| QSPI0:SCLKA       | from  | P20.11:IN         | Slave SPI clock inputs                  |
| QSPI0:SLSIA       | from  | P20.13:IN         | Slave select input                      |
| QSPI0:SLSIB       | from  | P20.9:IN          | Slave select input                      |
| QSPI0:SLSO(0)     | to    | P20.8:ALT(3)      | Master slave select output              |
| QSPI0:SLSO(1)     | to    | P20.9:ALT(3)      | Master slave select output              |
| QSPI0:SLSO(2)     | to    | P20.13:ALT(3)     | Master slave select output              |
| QSPI0:SLSO(3)     | to    | P11.10:ALT(3)     | Master slave select output              |
| QSPI0:SLSO(4)     | to    | P11.11:ALT(3)     | Master slave select output              |
| QSPI0:SLSO(5)     | to    | P11.2:ALT(3)      | Master slave select output              |
| QSPI0:SLSO(6)     | to    | P20.10:ALT(3)     | Master slave select output              |
| QSPI0:SLSO(7)     | to    | P33.5:ALT(2)      | Master slave select output              |
| QSPI0:SLSO(8)     | to    | P20.6:ALT(3)      | Master slave select output              |
| QSPI0:SLSO(9)     | to    | P20.3:ALT(3)      | Master slave select output              |
| QSPI0:SLSO(12)    | to    | P22.4:ALT(4)      | Master slave select output              |
| QSPI0:SLSO(13)    | to    | P15.0:ALT(3)      | Master slave select output              |
| QSPI0:TX_INT      | to    | INT:qspi0.TX_INT  | QSPI Transmit Service Request           |
| QSPI0:RX_INT      | to    | INT:qspi0.RX_INT  | QSPI Receive Service Request            |
| QSPI0:ERR_INT     | to    | INT:qspi0.ERR_INT | QSPI Error Service Request              |
| QSPI0:PT_INT      | to    | INT:qspi0.PT_INT  | QSPI Phase Transition Service Request   |
| QSPI0:U_INT       | to    | INT:qspi0.U_INT   | QSPI User Defined Service Request       |
| QSPI0:HC_INT      | to    | INT:qspi0.HC_INT  | QSPI High Speed Capture Service Request |



Table 284 Connections of QSPI1

| Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce   Commerce    | Interface Signals | conne | ects              | Description                             |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|-------------------|-----------------------------------------|--|--|
| P10.1:ALT(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | QSPI1:MRST        | to    | IOM:MON2(1)       | Slave SPI data output                   |  |  |
| P10.6:ALT(6)   P11.3:ALT(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |       | IOM:REF2(1)       |                                         |  |  |
| P11.3:ALT(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |       | P10.1:ALT(3)      |                                         |  |  |
| QSPI1:MRSTA   from P10.1:IN   Master SPI data input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |       | P10.6:ALT(6)      |                                         |  |  |
| QSPI1:MRSTB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |       | P11.3:ALT(3)      |                                         |  |  |
| Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable   Variable    | QSPI1:MRSTA       | from  | P10.1:IN          | Master SPI data input                   |  |  |
| P10.3:ALT(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | QSPI1:MRSTB       | from  | P11.3:IN          | Master SPI data input                   |  |  |
| P10.4:ALT(4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | QSPI1:MTSR        | to    | P10.1:ALT(2)      | Master SPI data output                  |  |  |
| P11.9:ALT(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |       | P10.3:ALT(3)      |                                         |  |  |
| QSPI1:MTSRA       from       P10.3:IN       Slave SPI data input         QSPI1:MTSRB       from       P11.9:IN       Slave SPI data input         QSPI1:MTSRC       from       P10.4:IN       Slave SPI data input         QSPI1:SCLK       to       P10.2:ALT(3)       Master SPI clock output         QSPI1:SCLKA       from       P10.2:IN       Slave SPI clock inputs         QSPI1:SCLKB       from       P11.6:IN       Slave SPI clock inputs         QSPI1:SLSIA       from       P11.10:IN       Slave select input         QSPI1:SLSO(0)       to       P20.8:ALT(4)       Master slave select output         QSPI1:SLSO(1)       to       P20.9:ALT(4)       Master slave select output         QSPI1:SLSO(2)       to       P20.13:ALT(4)       Master slave select output         QSPI1:SLSO(3)       to       P11.10:ALT(4)       Master slave select output         QSPI1:SLSO(4)       to       P11.11:ALT(4)       Master slave select output         QSPI1:SLSO(5)       to       P11.2:ALT(4)       Master slave select output         QSPI1:SLSO(6)       to       P33.10:ALT(2)       Master slave select output         QSPI1:SLSO(8)       to       P10.4:ALT(3)       Master slave select output         QSPI1:SLSO(9)       to <td></td> <td></td> <td>P10.4:ALT(4)</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |       | P10.4:ALT(4)      |                                         |  |  |
| Separate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   |       | P11.9:ALT(3)      |                                         |  |  |
| QSPI1:MTSRC         from P10.4:IN         Slave SPI data input           QSPI1:SCLK         to P10.2:ALT(3) Master SPI clock output           QSPI1:SCLKA         from P10.2:IN         Slave SPI clock inputs           QSPI1:SCLKB         from P11.6:IN         Slave SPI clock inputs           QSPI1:SLSIA         from P11.10:IN         Slave select input           QSPI1:SLSO(0)         to P20.8:ALT(4) Master slave select output           QSPI1:SLSO(1)         to P20.9:ALT(4) Master slave select output           QSPI1:SLSO(2)         to P20.13:ALT(4) Master slave select output           QSPI1:SLSO(3)         to P11.10:ALT(4) Master slave select output           QSPI1:SLSO(4)         to P11.11:ALT(4) Master slave select output           QSPI1:SLSO(5)         to P11.2:ALT(4) Master slave select output           QSPI1:SLSO(6)         to P33.10:ALT(2) Master slave select output           QSPI1:SLSO(7)         to P33.5:ALT(3) Master slave select output           QSPI1:SLSO(8)         to P10.4:ALT(3) Master slave select output           QSPI1:SLSO(9)         to P10.5:ALT(4) Master slave select output           QSPI1:SLSO(10)         to P10.0:ALT(3) Master slave select output           QSPI1:SLSO(10)         to P10.0:ALT(3) Master slave select output           QSPI1:TX_INT         to INT:qspi1.TX_INT         QSPI Transmit Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | QSPI1:MTSRA       | from  | P10.3:IN          | Slave SPI data input                    |  |  |
| P10.2:ALT(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | QSPI1:MTSRB       | from  | P11.9:IN          | Slave SPI data input                    |  |  |
| P11.6:ALT(3)  QSPI1:SCLKA from P10.2:IN Slave SPI clock inputs  QSPI1:SCLKB from P11.6:IN Slave SPI clock inputs  QSPI1:SLSIA from P11.10:IN Slave select input  QSPI1:SLSO(0) to P20.8:ALT(4) Master slave select output  QSPI1:SLSO(1) to P20.9:ALT(4) Master slave select output  QSPI1:SLSO(2) to P20.13:ALT(4) Master slave select output  QSPI1:SLSO(3) to P11.10:ALT(4) Master slave select output  QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output  QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output  QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output  QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output  QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output  QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output  QSPI1:SLSO(10) to P10.6:ALT(3) Master slave select output  QSP | QSPI1:MTSRC       | from  | P10.4:IN          | Slave SPI data input                    |  |  |
| QSPI1:SCLKAfromP10.2:INSlave SPI clock inputsQSPI1:SCLKBfromP11.6:INSlave SPI clock inputsQSPI1:SLSIAfromP11.10:INSlave select inputQSPI1:SLSO(0)toP20.8:ALT(4)Master slave select outputQSPI1:SLSO(1)toP20.9:ALT(4)Master slave select outputQSPI1:SLSO(2)toP20.13:ALT(4)Master slave select outputQSPI1:SLSO(3)toP11.10:ALT(4)Master slave select outputQSPI1:SLSO(4)toP11.11:ALT(4)Master slave select outputQSPI1:SLSO(5)toP11.2:ALT(4)Master slave select outputQSPI1:SLSO(6)toP33.10:ALT(2)Master slave select outputQSPI1:SLSO(7)toP33.5:ALT(3)Master slave select outputQSPI1:SLSO(8)toP10.4:ALT(3)Master slave select outputQSPI1:SLSO(9)toP10.5:ALT(4)Master slave select outputQSPI1:SLSO(10)toP10.0:ALT(3)Master slave select outputQSPI1:TX_INTtoINT:qspi1.TX_INTQSPI Transmit Service RequestQSPI1:RX_INTtoINT:qspi1.RX_INTQSPI Receive Service RequestQSPI1:ERR_INTtoINT:qspi1.ERR_INTQSPI Error Service RequestQSPI1:PT_INTtoINT:qspi1.PT_INTQSPI Dser Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | QSPI1:SCLK        | to    | P10.2:ALT(3)      | Master SPI clock output                 |  |  |
| QSPI1:SCLKB from P11.6:IN Slave SPI clock inputs QSPI1:SLSIA from P11.10:IN Slave select input QSPI1:SLSO(0) to P20.8:ALT(4) Master slave select output QSPI1:SLSO(1) to P20.9:ALT(4) Master slave select output QSPI1:SLSO(2) to P20.13:ALT(4) Master slave select output QSPI1:SLSO(3) to P11.10:ALT(4) Master slave select output QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request QSPI1:D_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request QSPI1:U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |       | P11.6:ALT(3)      |                                         |  |  |
| QSPI1:SLSO(0) to P20.8:ALT(4) Master slave select output QSPI1:SLSO(1) to P20.9:ALT(4) Master slave select output QSPI1:SLSO(2) to P20.13:ALT(4) Master slave select output QSPI1:SLSO(3) to P11.10:ALT(4) Master slave select output QSPI1:SLSO(3) to P11.10:ALT(4) Master slave select output QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request QSPI1:RX_INT to INT:qspi1.ERR_INT QSPI Error Service Request QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | QSPI1:SCLKA       | from  | P10.2:IN          | Slave SPI clock inputs                  |  |  |
| QSPI1:SLSO(0) to P20.8:ALT(4) Master slave select output QSPI3:SLSO(1) to P20.9:ALT(4) Master slave select output QSPI3:SLSO(2) to P20.13:ALT(4) Master slave select output QSPI1:SLSO(3) to P11.10:ALT(4) Master slave select output QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request QSPI1:U_INT to INT:qspi1.PT_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | QSPI1:SCLKB       | from  | P11.6:IN          | Slave SPI clock inputs                  |  |  |
| QSPI1:SLSO(1) to P20.9:ALT(4) Master slave select output QSPI3:SLSO(2) to P20.13:ALT(4) Master slave select output QSPI1:SLSO(3) to P11.10:ALT(4) Master slave select output QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | QSPI1:SLSIA       | from  | P11.10:IN         | Slave select input                      |  |  |
| QSPI1:SLSO(2) to P20.13:ALT(4) Master slave select output QSPI3:SLSO(3) to P11.10:ALT(4) Master slave select output QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Phase Transition Service Request QSPI1:PT_INT to INT:qspi1.PT_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | QSPI1:SLSO(0)     | to    | P20.8:ALT(4)      | Master slave select output              |  |  |
| QSPI1:SLSO(3) to P11.10:ALT(4) Master slave select output QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | QSPI1:SLSO(1)     | to    | P20.9:ALT(4)      | Master slave select output              |  |  |
| QSPI1:SLSO(4) to P11.11:ALT(4) Master slave select output  QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output  QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output  QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output  QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output  QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output  QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output  QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | QSPI1:SLSO(2)     | to    | P20.13:ALT(4)     | Master slave select output              |  |  |
| QSPI1:SLSO(5) to P11.2:ALT(4) Master slave select output  QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output  QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output  QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output  QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output  QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output  QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | QSPI1:SLSO(3)     | to    | P11.10:ALT(4)     | Master slave select output              |  |  |
| QSPI1:SLSO(6) to P33.10:ALT(2) Master slave select output  QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output  QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output  QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output  QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output  QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | QSPI1:SLSO(4)     | to    | P11.11:ALT(4)     | Master slave select output              |  |  |
| QSPI1:SLSO(7) to P33.5:ALT(3) Master slave select output  QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output  QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output  QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output  QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | QSPI1:SLSO(5)     | to    | P11.2:ALT(4)      | Master slave select output              |  |  |
| QSPI1:SLSO(8) to P10.4:ALT(3) Master slave select output  QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output  QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output  QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | QSPI1:SLSO(6)     | to    | P33.10:ALT(2)     | Master slave select output              |  |  |
| QSPI1:SLSO(9) to P10.5:ALT(4) Master slave select output  QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output  QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | QSPI1:SLSO(7)     | to    | P33.5:ALT(3)      | Master slave select output              |  |  |
| QSPI1:SLSO(10) to P10.0:ALT(3) Master slave select output  QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | QSPI1:SLSO(8)     | to    | P10.4:ALT(3)      | Master slave select output              |  |  |
| QSPI1:TX_INT to INT:qspi1.TX_INT QSPI Transmit Service Request  QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | QSPI1:SLSO(9)     | to    | P10.5:ALT(4)      | Master slave select output              |  |  |
| QSPI1:RX_INT to INT:qspi1.RX_INT QSPI Receive Service Request  QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | QSPI1:SLSO(10)    | to    | P10.0:ALT(3)      | Master slave select output              |  |  |
| QSPI1:ERR_INT to INT:qspi1.ERR_INT QSPI Error Service Request  QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request  QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | QSPI1:TX_INT      | to    | INT:qspi1.TX_INT  | QSPI Transmit Service Request           |  |  |
| QSPI1:PT_INT to INT:qspi1.PT_INT QSPI Phase Transition Service Request QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | QSPI1:RX_INT      | to    | INT:qspi1.RX_INT  | QSPI Receive Service Request            |  |  |
| QSPI1:U_INT to INT:qspi1.U_INT QSPI User Defined Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | QSPI1:ERR_INT     | to    | INT:qspi1.ERR_INT | QSPI Error Service Request              |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | QSPI1:PT_INT      | to    | INT:qspi1.PT_INT  | QSPI Phase Transition Service Request   |  |  |
| QSPI1:HC_INT to INT:qspi1.HC_INT QSPI High Speed Capture Service Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | QSPI1:U_INT       | to    | INT:qspi1.U_INT   | QSPI User Defined Service Request       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | QSPI1:HC_INT      | to    | INT:qspi1.HC_INT  | QSPI High Speed Capture Service Request |  |  |



Table 285 Connections of QSPI2

| Interface Signals | conn | ects             | Description                   |
|-------------------|------|------------------|-------------------------------|
| QSPI2:HSICINA     | from | P15.2:IN         | Highspeed capture channel     |
| QSPI2:HSICINB     | from | P15.3:IN         | Highspeed capture channel     |
| QSPI2:MRST        | to   | IOM:MON2(2)      | Slave SPI data output         |
|                   |      | IOM:REF2(2)      |                               |
|                   |      | P15.4:ALT(3)     |                               |
|                   |      | P15.7:ALT(3)     |                               |
| QSPI2:MRSTA       | from | P15.4:IN         | Master SPI data input         |
| QSPI2:MRSTB       | from | P15.7:IN         | Master SPI data input         |
| QSPI2:MRSTE       | from | P15.2:IN         | Master SPI data input         |
| QSPI2:MTSR        | to   | P15.5:ALT(3)     | Master SPI data output        |
|                   |      | P15.6:ALT(3)     |                               |
| QSPI2:MTSRA       | from | P15.5:IN         | Slave SPI data input          |
| QSPI2:MTSRB       | from | P15.6:IN         | Slave SPI data input          |
| QSPI2:SCLK        | to   | P15.3:ALT(3)     | Master SPI clock output       |
|                   |      | P15.6:ALT(5)     |                               |
|                   |      | P15.8:ALT(3)     |                               |
|                   |      | P33.1:ALT(3)     |                               |
| QSPI2:SCLKA       | from | P15.3:IN         | Slave SPI clock inputs        |
| QSPI2:SCLKB       | from | P15.8:IN         | Slave SPI clock inputs        |
| QSPI2:SLSIA       | from | P15.2:IN         | Slave select input            |
| QSPI2:SLSIB       | from | P15.1:IN         | Slave select input            |
| QSPI2:SLSO(0)     | to   | P15.2:ALT(3)     | Master slave select output    |
| QSPI2:SLSO(1)     | to   | P14.2:ALT(3)     | Master slave select output    |
| QSPI2:SLSO(2)     | to   | P14.6:ALT(3)     | Master slave select output    |
| QSPI2:SLSO(3)     | to   | P14.3:ALT(3)     | Master slave select output    |
| QSPI2:SLSO(4)     | to   | P14.7:ALT(3)     | Master slave select output    |
| QSPI2:SLSO(5)     | to   | P15.1:ALT(3)     | Master slave select output    |
| QSPI2:SLSO(6)     | to   | P33.13:ALT(4)    | Master slave select output    |
| QSPI2:SLSO(7)     | to   | P20.10:ALT(4)    | Master slave select output    |
| QSPI2:SLSO(8)     | to   | P20.6:ALT(4)     | Master slave select output    |
| QSPI2:SLSO(9)     | to   | P20.3:ALT(4)     | Master slave select output    |
| QSPI2:SLSO(10)    | to   | P33.2:ALT(3)     | Master slave select output    |
|                   |      | P34.3:ALT(4)     |                               |
| QSPI2:SLSO(11)    | to   | P33.6:ALT(3)     | Master slave select output    |
| QSPI2:SLSO(12)    | to   | P32.6:ALT(4)     | Master slave select output    |
|                   |      | P33.4:ALT(3)     |                               |
| QSPI2:TX_INT      | to   | INT:qspi2.TX_INT | QSPI Transmit Service Request |



**Table 285 Connections of QSPI2** (cont'd)

| Interface Signals | conn | ects              | Description                             |  |  |
|-------------------|------|-------------------|-----------------------------------------|--|--|
| QSPI2:RX_INT      | to   | INT:qspi2.RX_INT  | QSPI Receive Service Request            |  |  |
| QSPI2:ERR_INT     | to   | INT:qspi2.ERR_INT | QSPI Error Service Request              |  |  |
| QSPI2:PT_INT      | to   | INT:qspi2.PT_INT  | QSPI Phase Transition Service Request   |  |  |
| QSPI2:U_INT       | to   | INT:qspi2.U_INT   | QSPI User Defined Service Request       |  |  |
| QSPI2:HC_INT      | to   | INT:qspi2.HC_INT  | QSPI High Speed Capture Service Request |  |  |

#### Table 286 Connections of QSPI3

| Interface Signals | conn | ects             | Description                   |  |  |
|-------------------|------|------------------|-------------------------------|--|--|
| QSPI3:HSICINA     | from | P33.9:IN         | Highspeed capture channel     |  |  |
| QSPI3:HSICINB     | from | P33.10:IN        | Highspeed capture channel     |  |  |
| QSPI3:MRST        | to   | IOM:MON2(3)      | Slave SPI data output         |  |  |
|                   |      | IOM:REF2(3)      |                               |  |  |
|                   |      | P02.5:ALT(3)     |                               |  |  |
|                   |      | P10.7:ALT(3)     |                               |  |  |
| QSPI3:MRSTA       | from | P02.5:IN         | Master SPI data input         |  |  |
| QSPI3:MRSTB       | from | P10.7:IN         | Master SPI data input         |  |  |
| QSPI3:MTSR        | to   | P02.6:ALT(3)     | Master SPI data output        |  |  |
|                   |      | P10.6:ALT(3)     |                               |  |  |
| QSPI3:MTSRA       | from | P02.6:IN         | Slave SPI data input          |  |  |
| QSPI3:MTSRB       | from | P10.6:IN         | Slave SPI data input          |  |  |
| QSPI3:SCLK        | to   | P02.7:ALT(3)     | Master SPI clock output       |  |  |
|                   |      | P10.8:ALT(3)     |                               |  |  |
| QSPI3:SCLKA       | from | P02.7:IN         | Slave SPI clock inputs        |  |  |
| QSPI3:SCLKB       | from | P10.8:IN         | Slave SPI clock inputs        |  |  |
| QSPI3:SLSIA       | from | P02.4:IN         | Slave select input            |  |  |
| QSPI3:SLSO(0)     | to   | P02.4:ALT(3)     | Master slave select output    |  |  |
| QSPI3:SLSO(1)     | to   | P02.0:ALT(3)     | Master slave select output    |  |  |
| QSPI3:SLSO(2)     | to   | P02.1:ALT(3)     | Master slave select output    |  |  |
| QSPI3:SLSO(3)     | to   | P00.5:ALT(3)     | Master slave select output    |  |  |
|                   |      | P02.2:ALT(3)     |                               |  |  |
| QSPI3:SLSO(4)     | to   | P00.2:ALT(6)     | Master slave select output    |  |  |
|                   |      | P02.3:ALT(3)     |                               |  |  |
| QSPI3:SLSO(5)     | to   | P02.8:ALT(2)     | Master slave select output    |  |  |
| QSPI3:SLSO(6)     | to   | P00.8:ALT(2)     | Master slave select output    |  |  |
| QSPI3:SLSO(7)     | to   | P00.9:ALT(2)     | Master slave select output    |  |  |
| QSPI3:SLSO(8)     | to   | P10.5:ALT(3)     | Master slave select output    |  |  |
| QSPI3:TX_INT      | to   | INT:qspi3.TX_INT | QSPI Transmit Service Request |  |  |
| QSPI3:RX_INT      | to   | INT:qspi3.RX_INT | QSPI Receive Service Request  |  |  |

## **AURIX™ TC35x**



## **Queued Synchronous Peripheral Interface (QSPI)**

**Table 286 Connections of QSPI3** (cont'd)

| Interface Signals | conn | ects              | Description                             |
|-------------------|------|-------------------|-----------------------------------------|
| QSPI3:ERR_INT     | to   | INT:qspi3.ERR_INT | QSPI Error Service Request              |
| QSPI3:PT_INT      | to   | INT:qspi3.PT_INT  | QSPI Phase Transition Service Request   |
| QSPI3:U_INT       | to   | INT:qspi3.U_INT   | QSPI User Defined Service Request       |
| QSPI3:HC_INT      | to   | INT:qspi3.HC_INT  | QSPI High Speed Capture Service Request |

# 35.5 Revision History

#### **Table 287 Revision History**

| Reference | Reference Change to Previous Version |  |
|-----------|--------------------------------------|--|
| V3.0.20   |                                      |  |
|           | No functional change.                |  |

## **AURIX™ TC35x**



Micro Second Channel (MSC)

# 36 Micro Second Channel (MSC)

This device doesn't contain a MSC.



Single Edge Nibble Transmission (SENT)

# 37 Single Edge Nibble Transmission (SENT)

This device doesn't contain a SENT.



# 38 CAN Interface (MCMCAN)

This section describes the MCMCAN Interface specific appendix for the product TC35x.

## 38.1 TC35x Specific IP Configuration

Table 288 TC35x specific configuration of CAN

| Parameter                                              | CAN0  | CAN1  |
|--------------------------------------------------------|-------|-------|
| Node size in byte                                      | 1024  | 1024  |
| Number of CAN Nodes                                    | 4     | 4     |
| RAM size in byte                                       | 32768 | 16384 |
| Maximum Number of Standard ID Filter Messages per node | 128   | 128   |
| Maximum Number of Extended ID Filter Messages per node | 64    | 64    |
| Maximum Number of RxFIFO structures per node           | 2     | 2     |
| Maximum Number of Messages in a Rx buffer per node     | 64    | 64    |
| Maximum Number of Tx Event Messages per node           | 32    | 32    |
| Maximum Number of Tx Messages in a Tx Buffer per node  | 32    | 32    |



V2.0.0

2021-02

#### **CAN Interface (MCMCAN)**

## 38.2 TC35x Specific Register Set

#### **Register Address Space Table**

Table 289 Register Address Space - CAN

| Module | Base Address          | <b>End Address</b>    | Note          |
|--------|-----------------------|-----------------------|---------------|
| CAN0   | F0200000 <sub>H</sub> | F0208FFF <sub>H</sub> | Bus Interface |
| CAN1   | F0210000 <sub>H</sub> | F0218FFF <sub>H</sub> | Bus Interface |

## **Register Overview Table**

## Table 290 Register Overview - CAN (ascending Offset Address)

| Short Name  | Long Name                                                | Offset<br>Address   | Page<br>Number        |
|-------------|----------------------------------------------------------|---------------------|-----------------------|
| CANO_RAM    | Embedded SRAM for messages<br>(008000 <sub>H</sub> Byte) | 000000 <sub>H</sub> |                       |
| CAN1_RAM    | Embedded SRAM for messages<br>(004000 <sub>H</sub> Byte) | 000000 <sub>H</sub> |                       |
| CAN0_CLC    | CAN Clock Control Register                               | 008000 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_CLC    | CAN Clock Control Register                               | 008000 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_ID     | Module Identification Register                           | 008008 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_ID     | Module Identification Register                           | 008008 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_MCR    | Module Control Register                                  | 008030 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_MCR    | Module Control Register                                  | 008030 <sub>H</sub> | 12                    |
| CAN0_BUFADR | Buffer receive address and transmit address              | 008034 <sub>H</sub> | See<br>Family<br>Spec |
| CANO_MECR   | Measure Control Register                                 | 008040 <sub>H</sub> | See<br>Family<br>Spec |
| CANO_MESTAT | Measure Status Register                                  | 008044 <sub>H</sub> | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| Short Name                  | Long Name                           | Offset<br>Address               | Page<br>Number        |
|-----------------------------|-------------------------------------|---------------------------------|-----------------------|
| CAN0_ACCENCTR0              | Access Enable Register Control 0    | 0080DC <sub>H</sub>             | See<br>Family<br>Spec |
| CAN1_ACCENCTR0              | Access Enable Register Control 0    | 0080DC <sub>H</sub>             | See<br>Family<br>Spec |
| CAN0_OCS                    | OCDS Control and Status             | 0080E8 <sub>H</sub>             | See<br>Family<br>Spec |
| CAN1_OCS                    | OCDS Control and Status             | 0080E8 <sub>H</sub>             | See<br>Family<br>Spec |
| CAN0_KRSTCLR                | Kernel Reset Status Clear Register  | 0080EC <sub>H</sub>             | See<br>Family<br>Spec |
| CAN1_KRSTCLR                | Kernel Reset Status Clear Register  | 0080EC <sub>H</sub>             | See<br>Family<br>Spec |
| CAN0_KRST1                  | Kernel Reset Register 1             | 0080F0 <sub>H</sub>             | See<br>Family<br>Spec |
| CAN1_KRST1                  | Kernel Reset Register 1             | 0080F0 <sub>H</sub>             | See<br>Family<br>Spec |
| CAN0_KRST0                  | Kernel Reset Register 0             | 0080F4 <sub>H</sub>             | See<br>Family<br>Spec |
| CAN1_KRST0                  | Kernel Reset Register 0             | 0080F4 <sub>H</sub>             | See<br>Family<br>Spec |
| CAN0_ACCEN0                 | Access Enable Register 0            | 0080FC <sub>H</sub>             | See<br>Family<br>Spec |
| CAN1_ACCEN0                 | Access Enable Register 0            | 0080FC <sub>H</sub>             | See<br>Family<br>Spec |
| CAN0_ACCENNODEi0<br>(i=0-3) | Access Enable Register CAN Node i 0 | 008100 <sub>H</sub> +i*400<br>H | See<br>Family<br>Spec |
| CAN1_ACCENNODEi0<br>(i=0-3) | Access Enable Register CAN Node i 0 | 008100 <sub>H</sub> +i*400<br>H | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| Short Name                | Long Name                                | Offset<br>Address                           | Page<br>Number        |
|---------------------------|------------------------------------------|---------------------------------------------|-----------------------|
| CAN0_STARTADRi<br>(i=0-3) | Start Address Node i                     | 008108 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_STARTADRi<br>(i=0-3) | Start Address Node i                     | 008108 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_ENDADRi<br>(i=0-3)   | End Address Node i                       | 00810C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_ENDADRi<br>(i=0-3)   | End Address Node i                       | 00810C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_ISREGi<br>(i=0-3)    | Interrupt Signalling Register i          | 008110 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_ISREGi<br>(i=0-3)    | Interrupt Signalling Register i          | 008110 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_GRINT1i<br>(i=0-3)   | Interrupt routing for Groups 1 i         | 008114 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_GRINT1i<br>(i=0-3)   | Interrupt routing for Groups 1 i         | 008114 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_GRINT2i<br>(i=0-3)   | Interrupt routing for Groups 2 i         | 008118 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_GRINT2i<br>(i=0-3)   | Interrupt routing for Groups 2 i         | 008118 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_NTCCRi<br>(i=0-3)    | Node i Timer Clock Control Register      | 008120 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_NTCCRi<br>(i=0-3)    | Node i Timer Clock Control Register      | 008120 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_NTATTRi<br>(i=0-3)   | Node i Timer A Transmit Trigger Register | 008124 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_NTATTRi<br>(i=0-3)   | Node i Timer A Transmit Trigger Register | 008124 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| <b>Short Name</b>       | Long Name                                | Offset<br>Address                           | Page<br>Number        |
|-------------------------|------------------------------------------|---------------------------------------------|-----------------------|
| CANO_NTBTTRi<br>(i=0-3) | Node i Timer B Transmit Trigger Register | 008128 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_NTBTTRi<br>(i=0-3) | Node i Timer B Transmit Trigger Register | 008128 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CANO_NTCTTRi<br>(i=0-3) | Node i Timer C Transmit Trigger Register | 00812C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_NTCTTRi<br>(i=0-3) | Node i Timer C Transmit Trigger Register | 00812C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_NTRTRi<br>(i=0-3)  | Node i Timer Receive Timeout Register    | 008130 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_NTRTRi<br>(i=0-3)  | Node i Timer Receive Timeout Register    | 008130 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_NPCRi<br>(i=0-3)   | Node i Port Control Register             | 008140 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_NPCRi<br>(i=0-3)   | Node i Port Control Register             | 008140 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_CRELi<br>(i=0-3)   | Core Release Register i                  | 008200 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_CRELi<br>(i=0-3)   | Core Release Register i                  | 008200 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_ENDNi<br>(i=0-3)   | Endian Register i                        | 008204 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_ENDNi<br>(i=0-3)   | Endian Register i                        | 008204 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_DBTPi<br>(i=0-3)   | Data Bit Timing & Prescaler Register i   | 00820C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_DBTPi<br>(i=0-3)   | Data Bit Timing & Prescaler Register i   | 00820C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| Short Name            | Long Name                                 | Offset<br>Address                           | Page<br>Number        |
|-----------------------|-------------------------------------------|---------------------------------------------|-----------------------|
| CAN0_TESTi<br>(i=0-3) | Test Register i                           | 008210 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TESTi<br>(i=0-3) | Test Register i                           | 008210 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_RWDi<br>(i=0-3)  | RAM Watchdog i                            | 008214 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_RWDi<br>(i=0-3)  | RAM Watchdog i                            | 008214 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_CCCRi<br>(i=0-3) | CC Control Register i                     | 008218 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_CCCRi<br>(i=0-3) | CC Control Register i                     | 008218 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_NBTPi<br>(i=0-3) | Nominal Bit Timing & Prescaler Register i | 00821C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_NBTPi<br>(i=0-3) | Nominal Bit Timing & Prescaler Register i | 00821C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_TSCCi<br>(i=0-3) | Timestamp Counter Configuration i         | 008220 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TSCCi<br>(i=0-3) | Timestamp Counter Configuration i         | 008220 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_TSCVi<br>(i=0-3) | Timestamp Counter Value i                 | 008224 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TSCVi<br>(i=0-3) | Timestamp Counter Value i                 | 008224 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_TOCCi<br>(i=0-3) | Timeout Counter Configuration i           | 008228 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TOCCi<br>(i=0-3) | Timeout Counter Configuration i           | 008228 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| Short Name            | Long Name                                 | Offset<br>Address                           | Page<br>Number        |
|-----------------------|-------------------------------------------|---------------------------------------------|-----------------------|
| CAN0_TOCVi<br>(i=0-3) | Timeout Counter Value i                   | 00822C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_TOCVi<br>(i=0-3) | Timeout Counter Value i                   | 00822C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_ECRi<br>(i=0-3)  | Error Counter Register i                  | 008240 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_ECRi<br>(i=0-3)  | Error Counter Register i                  | 008240 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_PSRi<br>(i=0-3)  | Protocol Status Register i                | 008244 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_PSRi<br>(i=0-3)  | Protocol Status Register i                | 008244 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_TDCRi<br>(i=0-3) | Transmitter Delay Compensation Register i | 008248 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TDCRi<br>(i=0-3) | Transmitter Delay Compensation Register i | 008248 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_IRi<br>(i=0-3)   | Interrupt Register i                      | 008250 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_IRi<br>(i=0-3)   | Interrupt Register i                      | 008250 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_IEi<br>(i=0-3)   | Interrupt Enable i                        | 008254 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_IEi<br>(i=0-3)   | Interrupt Enable i                        | 008254 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_GFCi<br>(i=0-3)  | Global Filter Configuration i             | 008280 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_GFCi<br>(i=0-3)  | Global Filter Configuration i             | 008280 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| <b>Short Name</b>      | Long Name                          | Offset<br>Address                           | Page<br>Number        |
|------------------------|------------------------------------|---------------------------------------------|-----------------------|
| CAN0_SIDFCi<br>(i=0-3) | Standard ID Filter Configuration i | 008284 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_SIDFCi<br>(i=0-3) | Standard ID Filter Configuration i | 008284 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_XIDFCi<br>(i=0-3) | Extended ID Filter Configuration i | 008288 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_XIDFCi<br>(i=0-3) | Extended ID Filter Configuration i | 008288 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_XIDAMi<br>(i=0-3) | Extended ID AND Mask i             | 008290 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_XIDAMi<br>(i=0-3) | Extended ID AND Mask i             | 008290 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_HPMSi<br>(i=0-3)  | High Priority Message Status i     | 008294 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_HPMSi<br>(i=0-3)  | High Priority Message Status i     | 008294 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_NDAT1i<br>(i=0-3) | New Data 1 i                       | 008298 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_NDAT1i<br>(i=0-3) | New Data 1 i                       | 008298 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_NDAT2i<br>(i=0-3) | New Data 2 i                       | 00829C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_NDAT2i<br>(i=0-3) | New Data 2 i                       | 00829C <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_RXF0Ci<br>(i=0-3) | Rx FIFO 0 Configuration i          | 0082A0 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXF0Ci<br>(i=0-3) | Rx FIFO 0 Configuration i          | 0082A0 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| Short Name             | Long Name                                   | Offset<br>Address                           | Page<br>Number        |
|------------------------|---------------------------------------------|---------------------------------------------|-----------------------|
| CAN0_RXF0Si<br>(i=0-3) | Rx FIFO 0 Status i                          | 0082A4 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXF0Si<br>(i=0-3) | Rx FIFO 0 Status i                          | 0082A4 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_RXF0Ai<br>(i=0-3) | Rx FIFO 0 Acknowledge i                     | 0082A8 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXF0Ai<br>(i=0-3) | Rx FIFO 0 Acknowledge i                     | 0082A8 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CANO_RXBCi<br>(i=0-3)  | Rx Buffer Configuration i                   | 0082AC <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXBCi<br>(i=0-3)  | Rx Buffer Configuration i                   | 0082AC <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_RXF1Ci<br>(i=0-3) | Rx FIFO 1 Configuration i                   | 0082B0 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXF1Ci<br>(i=0-3) | Rx FIFO 1 Configuration i                   | 0082B0 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_RXF1Si<br>(i=0-3) | Rx FIFO 1 Status i                          | 0082B4 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXF1Si<br>(i=0-3) | Rx FIFO 1 Status i                          | 0082B4 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_RXF1Ai<br>(i=0-3) | Rx FIFO 1 Acknowledge i                     | 0082B8 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXF1Ai<br>(i=0-3) | Rx FIFO 1 Acknowledge i                     | 0082B8 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_RXESCi<br>(i=0-3) | Rx Buffer/FIFO Element Size Configuration i | 0082BC <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_RXESCi<br>(i=0-3) | Rx Buffer/FIFO Element Size Configuration i | 0082BC <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |



Table 290 Register Overview - CAN (ascending Offset Address) (cont'd)

| Short Name             | Long Name                              | Offset<br>Address                                 | Page<br>Number        |  |
|------------------------|----------------------------------------|---------------------------------------------------|-----------------------|--|
| CAN0_TXBCi<br>(i=0-3)  | Tx Buffer Configuration i              | 0082C0 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN1_TXBCi<br>(i=0-3)  | Tx Buffer Configuration i              | 0082C0 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN0_TXFQSi<br>(i=0-3) | Tx FIFO/Queue Status i                 | 0082C4 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN1_TXFQSi<br>(i=0-3) | Tx FIFO/Queue Status i                 | 0082C4 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CANO_TXESCi<br>(i=0-3) | Tx Buffer Element Size Configuration i | 0082C8 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN1_TXESCi<br>(i=0-3) | Tx Buffer Element Size Configuration i | 0082C8 <sub>H</sub> +i*40 Se<br>0 <sub>H</sub> Fa |                       |  |
| CAN0_TXBRPi<br>(i=0-3) | Tx Buffer Request Pending i            | 0082CC <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN1_TXBRPi<br>(i=0-3) | Tx Buffer Request Pending i            | 0082CC <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CANO_TXBARi<br>(i=0-3) | Tx Buffer Add Request i                | 0082D0 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN1_TXBARi<br>(i=0-3) | Tx Buffer Add Request i                | 0082D0 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN0_TXBCRi<br>(i=0-3) | Tx Buffer Cancellation Request i       | 0082D4 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN1_TXBCRi<br>(i=0-3) | Tx Buffer Cancellation Request i       | 0082D4 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN0_TXBTOi<br>(i=0-3) | Tx Buffer Transmission Occurred i      | 0082D8 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |
| CAN1_TXBTOi<br>(i=0-3) | Tx Buffer Transmission Occurred i      | 0082D8 <sub>H</sub> +i*40<br>0 <sub>H</sub>       | See<br>Family<br>Spec |  |



## **Table 290 Register Overview - CAN (ascending Offset Address)** (cont'd)

| Short Name              | Long Name                                          | Offset<br>Address                           | Page<br>Number        |
|-------------------------|----------------------------------------------------|---------------------------------------------|-----------------------|
| CAN0_TXBCFi<br>(i=0-3)  | Tx Buffer Cancellation Finished i                  | 0082DC <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_TXBCFi<br>(i=0-3)  | Tx Buffer Cancellation Finished i                  | 0082DC <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_TXBTIEi<br>(i=0-3) | Tx Buffer Transmission Interrupt Enable i          | 0082E0 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_TXBTIEi<br>(i=0-3) | Tx Buffer Transmission Interrupt Enable i          | 0082E0 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_TXBCIEi<br>(i=0-3) | Tx Buffer Cancellation Finished Interrupt Enable i | 0082E4 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN1_TXBCIEi<br>(i=0-3) | Tx Buffer Cancellation Finished Interrupt Enable i | 0082E4 <sub>H</sub> +i*40<br>0 <sub>H</sub> | See<br>Family<br>Spec |
| CAN0_TXEFCi<br>(i=0-3)  | Tx Event FIFO Configuration i                      | 0082F0 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TXEFCi<br>(i=0-3)  | Tx Event FIFO Configuration i                      | 0082F0 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN0_TXEFSi<br>(i=0-3)  | Tx Event FIFO Status i                             | 0082F4 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TXEFSi<br>(i=0-3)  | Tx Event FIFO Status i                             | 0082F4 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CANO_TXEFAi<br>(i=0-3)  | Tx Event FIFO Acknowledge i                        | 0082F8 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |
| CAN1_TXEFAi<br>(i=0-3)  | Tx Event FIFO Acknowledge i                        | 0082F8 <sub>H</sub> +i*400<br>H             | See<br>Family<br>Spec |



#### 38.3 TC35x Specific Registers

#### 38.3.1 Bus Interface

#### **Module Control Register**

The Module Control Register MCR contains basic settings that determine the operation of the MCMCAN module.

The write access to the lowest byte of the MCR register becomes only valid, if and only if, MCR.CCCE and MCR.CI are already set during write access. To switch the clocks on or off, the bits of MCR.CCCE and MCR.CI have to be reset afterwards. Before this sequence hasn't taken place, no write access to the corresponding nodes, can be done.

Note:

If the baud rate logic is supplied from an unstable clock source, or no clock at all, the CAN functionality is not quaranteed.

To be able to change the clock settings the following programming sequence needs to be met:

uwTemp = CANn\_MCR.U;

uwTemp |= (0xC0000000 | CLKSELx);

CANn\_MCR.U = uwTemp;

uwTemp &= ~0xC0000000;

CANn\_MCR.U = uwTemp;

The clock settings for CAN nodes becomes active.

To be able to start the RAM initialization, the following programming sequence need to be met:

 $CANn_MCR = 0xC00000000;$ 

Wait until CANn\_MCR.RBUSY is 0b

Set CANn\_MCR.RINIT to 0b

Set CANn\_MCR.RINIT to 1b

Dummy read CANn\_MCR

Wait until CANn\_MCR.RBUSY is 0b

Set CANn\_MCR.RINIT to 0b

CANn\_MCR &= ~0xC0000000;

RAM initialization is finished

#### CAN1\_MCR

| Module | Cont | rol Reg | ister |        |          |          | (00803 | 30 <sub>H</sub> ) |          | Ар       | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|--------|------|---------|-------|--------|----------|----------|--------|-------------------|----------|----------|---------|--------|---------|---------|-------------------|
| 31     | 30   | 29      | 28    | 27     | 26       | 25       | 24     | 23                | 22       | 21       | 20      | 19     | 18      | 17      | 16                |
| CCCE   | CI   | RINIT   | RBUSY |        | <b>'</b> | <b>)</b> | ı      |                   | I        | I        | '       | 0      | ı       | ı       | 1                 |
| rw     | rw   | rw      | rh    |        |          | r        | I.     |                   | <u> </u> | <u>1</u> | 1       | r      | 1       | 1       |                   |
| 15     | 14   | 13      | 12    | 11     | 10       | 9        | 8      | 7                 | 6        | 5        | 4       | 3      | 2       | 1       | 0                 |
|        |      |         |       | ,<br>D |          |          |        | CLK               | SEL3     | CLK      | SEL2    | CLK    | SEL1    | CLK     | SEL0              |
|        |      | 1       |       | r      | 1        | I.       | 1      | r                 | W        | r        | W       | r      | W       | r       | W                 |



| Field   | Bits           | Type | Description                                                                                                                                                                                                                                                                       |
|---------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKSEL0 | 1:0            | rw   | Clock Select 0 This bitfield is MCR.CI and MCR.CCCE protected.  00 <sub>B</sub> No clock supplied  01 <sub>B</sub> The asynchronous clock source is switched on  10 <sub>B</sub> The synchronous clock source is switched on  11 <sub>B</sub> Both clock sources are switched on  |
| CLKSEL1 | 3:2            | rw   | Clock Select 1  This bitfield is MCR.CI and MCR.CCCE protected.  00 <sub>B</sub> No clock supplied  01 <sub>B</sub> The asynchronous clock source is switched on  10 <sub>B</sub> The synchronous clock source is switched on  11 <sub>B</sub> Both clock sources are switched on |
| CLKSEL2 | 5:4            | rw   | Clock Select 2 This bitfield is MCR.CI and MCR.CCCE protected.  00 <sub>B</sub> No clock supplied  01 <sub>B</sub> The asynchronous clock source is switched on  10 <sub>B</sub> The synchronous clock source is switched on  11 <sub>B</sub> Both clock sources are switched on  |
| CLKSEL3 | 7:6            | rw   | Clock Select 3  This bitfield is MCR.CI and MCR.CCCE protected. $00_B$ No clock supplied $01_B$ The asynchronous clock source is switched on $10_B$ The synchronous clock source is switched on $10_B$ Both clock sources are switched on                                         |
| RBUSY   | 28             | rh   | RAM BUSY This bit shows that the RAM Initialization is running. This bit is set back to 0b by hardware when the RAM intialization is completed.                                                                                                                                   |
| RINIT   | 29             | rw   | RAM Init This bit is MCR.CI and MCR.CCCE protected. This bit starts the initialization of the RAM block to all 0x0. The RAM initialization is started only when this bit is changed from 0b to 1b and also RBUSY is 0b.                                                           |
| CI      | 30             | rw   | Change Init  Needs to be set to enable and disable clocks.  O <sub>B</sub> Change Init disabled  1 <sub>B</sub> Change Init enabled (takes effect with CCCE:=1)                                                                                                                   |
| CCCE    | 31             | rw   | Clock and RAM Change Enable  Needs to be set to enable and disable the clocks.  O <sub>B</sub> Clock and RAM Change disabled  1 <sub>B</sub> Clock and RAM Change enabled (takes effect with CI:=1)                                                                               |
| 0       | 23:8,<br>27:24 | r    | Reserved Shall read 0; shall be written with 0.                                                                                                                                                                                                                                   |

# 38.4 Connectivity



Table 291 Connections of CANO

| Interface Signals | conne | ects                  | Description                    |
|-------------------|-------|-----------------------|--------------------------------|
| CAN0:DSTDBG       | from  | DMU:SCU_ENTERED_DE    | Destructive Debug entered      |
|                   |       | ST_DBG                |                                |
| CAN0:DXSCLK       | to    | TCU:dxs_clk           | DXS Clock, DAP module clock    |
| CAN0:INT(5:0)     | to    | HSM:EXT_INT(18:13)    | CAN interrupt request          |
| CAN0:INT(12)      | to    | CCU61:CC61IND         | CAN interrupt request          |
| CAN0:INT(15)      | to    | CCU61:T13HRE          | CAN interrupt request          |
| CAN0:STM0_SR0_INT | from  | STM0:SR0_INT          | System Timer Service Request 0 |
| CAN0:STM0_SR1_INT | from  | STM0:SR1_INT          | System Timer Service Request 1 |
| CAN0:STM1_SR0_INT | from  | STM1:SR0_INT          | System Timer Service Request 0 |
| CAN0:STM1_SR1_INT | from  | STM1:SR1_INT          | System Timer Service Request 1 |
| CAN0:STM2_SR0_INT | from  | STM2:SR0_INT          | System Timer Service Request 0 |
| CAN0:STM2_SR1_INT | from  | STM2:SR1_INT          | System Timer Service Request 1 |
| CAN0:INT(15:0)    | to    | INT:mcmcan0.INT(15:0) | CAN Service Request            |

#### Table 292 Connections of CAN00

| Interface Signals | conn | ects          | Description                |
|-------------------|------|---------------|----------------------------|
| CAN00:RXDA        | from | P02.1:IN      | CAN receive input node 0   |
| CAN00:RXDB        | from | P20.7:IN      | CAN receive input node 0   |
| CAN00:RXDC        | from | P12.0:IN      | CAN receive input node 0   |
| CAN00:RXDD        | from | P33.12:IN     | CAN receive input node 0   |
| CAN00:RXDE        | from | P33.7:IN      | CAN receive input node 0   |
| CAN00:RXDG        | from | P34.2:IN      | CAN receive input node 0   |
| CAN00:TXD         | to   | IOM:MON2(5)   | CAN transmit output node 0 |
|                   |      | IOM:REF2(5)   |                            |
|                   |      | P02.0:ALT(5)  |                            |
|                   |      | P12.1:ALT(5)  |                            |
|                   |      | P20.8:ALT(5)  |                            |
|                   |      | P33.8:ALT(5)  |                            |
|                   |      | P33.13:ALT(5) |                            |
|                   |      | P34.1:ALT(4)  |                            |

#### Table 293 Connections of CAN01

| Interface Signals | conne | ects      | Description              |
|-------------------|-------|-----------|--------------------------|
| CAN01:RXDA        | from  | P15.3:IN  | CAN receive input node 1 |
| CAN01:RXDB        | from  | P14.1:IN  | CAN receive input node 1 |
| CAN01:RXDD        | from  | P33.10:IN | CAN receive input node 1 |



#### **Table 293 Connections of CAN01** (cont'd)

| Interface Signals | con | nects        | Description                |
|-------------------|-----|--------------|----------------------------|
| CAN01:TXD         | to  | IOM:MON2(6)  | CAN transmit output node 1 |
|                   |     | IOM:REF2(6)  |                            |
|                   |     | P14.0:ALT(5) |                            |
|                   |     | P15.2:ALT(5) |                            |
|                   |     | P33.9:ALT(5) |                            |

#### Table 294 Connections of CAN1

| Interface Signals | conne | ects                         | Description                    |
|-------------------|-------|------------------------------|--------------------------------|
| CAN1:DSTDBG       | from  | DMU:SCU_ENTERED_DE<br>ST_DBG | Destructive Debug entered      |
| CAN1:STM0_SR0_INT | from  | STM0:SR0_INT                 | System Timer Service Request 0 |
| CAN1:STM0_SR1_INT | from  | STM0:SR1_INT                 | System Timer Service Request 1 |
| CAN1:STM1_SR0_INT | from  | STM1:SR0_INT                 | System Timer Service Request 0 |
| CAN1:STM1_SR1_INT | from  | STM1:SR1_INT                 | System Timer Service Request 1 |
| CAN1:STM2_SR0_INT | from  | STM2:SR0_INT                 | System Timer Service Request 0 |
| CAN1:STM2_SR1_INT | from  | STM2:SR1_INT                 | System Timer Service Request 1 |
| CAN1:INT(15:0)    | to    | INT:mcmcan1.INT(15:0)        | CAN Service Request            |
|                   |       | II.                          |                                |

#### Table 295 Connections of CAN02

| Interface Signals | conn | ects          | Description                |
|-------------------|------|---------------|----------------------------|
| CAN02:RXDA        | from | P15.1:IN      | CAN receive input node 2   |
| CAN02:RXDB        | from | P02.3:IN      | CAN receive input node 2   |
| CAN02:RXDC        | from | P32.6:IN      | CAN receive input node 2   |
| CAN02:RXDD        | from | P14.8:IN      | CAN receive input node 2   |
| CAN02:RXDE        | from | P10.2:IN      | CAN receive input node 2   |
| CAN02:TXD         | to   | IOM:MON2(7)   | CAN transmit output node 2 |
|                   |      | IOM:REF2(7)   |                            |
|                   |      | P02.2:ALT(5)  |                            |
|                   |      | P10.3:ALT(6)  |                            |
|                   |      | P14.10:ALT(5) |                            |
|                   |      | P15.0:ALT(5)  |                            |
|                   |      | P32.5:ALT(6)  |                            |

#### Table 296 Connections of CAN03

| Interface Signals | conne | ects     | Description              |
|-------------------|-------|----------|--------------------------|
| CAN03:RXDA        | from  | P00.3:IN | CAN receive input node 3 |
| CAN03:RXDB        | from  | P32.2:IN | CAN receive input node 3 |
| CAN03:RXDC        | from  | P20.0:IN | CAN receive input node 3 |



#### **Table 296 Connections of CAN03** (cont'd)

| Interface Signals | conne | ects          | Description                |
|-------------------|-------|---------------|----------------------------|
| CAN03:RXDD        | from  | P11.10:IN     | CAN receive input node 3   |
| CAN03:RXDE        | from  | P20.9:IN      | CAN receive input node 3   |
| CAN03:TXD         | to    | IOM:MON2(8)   | CAN transmit output node 3 |
|                   |       | IOM:REF2(8)   |                            |
|                   |       | P00.2:ALT(5)  |                            |
|                   |       | P11.12:ALT(5) |                            |
|                   |       | P20.3:ALT(5)  |                            |
|                   |       | P20.10:ALT(5) |                            |
|                   |       | P32.3:ALT(5)  |                            |

#### **Table 297 Connections of CAN10**

| Interface Signals | conn | ects         | Description                |
|-------------------|------|--------------|----------------------------|
| CAN10:RXDA        | from | P00.1:IN     | CAN receive input node 0   |
| CAN10:RXDB        | from | P14.7:IN     | CAN receive input node 0   |
| CAN10:RXDC        | from | P23.0:IN     | CAN receive input node 0   |
| CAN10:TXD         | to   | P00.0:ALT(5) | CAN transmit output node 0 |
|                   |      | P14.9:ALT(4) |                            |
|                   |      | P23.1:ALT(5) |                            |

#### Table 298 Connections of CAN11

| Interface Signals | conn | ects         | Description                |
|-------------------|------|--------------|----------------------------|
| CAN11:RXDA        | from | P02.4:IN     | CAN receive input node 1   |
| CAN11:RXDB        | from | P00.5:IN     | CAN receive input node 1   |
| CAN11:RXDD        | from | P11.7:IN     | CAN receive input node 1   |
| CAN11:TXD         | to   | P00.4:ALT(3) | CAN transmit output node 1 |
|                   |      | P02.5:ALT(2) |                            |
|                   |      | P11.0:ALT(5) |                            |

#### Table 299 Connections of CAN12

| Interface Signals | conn | ects         | Description                |
|-------------------|------|--------------|----------------------------|
| CAN12:RXDA        | from | P20.6:IN     | CAN receive input node 2   |
| CAN12:RXDB        | from | P10.8:IN     | CAN receive input node 2   |
| CAN12:RXDC        | from | P23.3:IN     | CAN receive input node 2   |
| CAN12:RXDD        | from | P11.8:IN     | CAN receive input node 2   |
| CAN12:TXD         | to   | P10.7:ALT(6) | CAN transmit output node 2 |
|                   |      | P11.1:ALT(5) |                            |
|                   |      | P20.7:ALT(5) |                            |
|                   |      | P23.2:ALT(5) |                            |



Table 300 Connections of CAN13

| Interface Signals | conn | ects         | Description                |
|-------------------|------|--------------|----------------------------|
| CAN13:RXDA        | from | P14.7:IN     | CAN receive input node 3   |
| CAN13:RXDB        | from | P33.5:IN     | CAN receive input node 3   |
| CAN13:RXDC        | from | P22.5:IN     | CAN receive input node 3   |
| CAN13:RXDD        | from | P11.13:IN    | CAN receive input node 3   |
| CAN13:TXD         | to   | P11.4:ALT(5) | CAN transmit output node 3 |
|                   |      | P14.6:ALT(4) |                            |
|                   |      | P22.4:ALT(6) |                            |
|                   |      | P33.4:ALT(7) |                            |

Note:

For the connectivity of the MCMCAN module to the STM module, please refer to the User Manual, chapter MCMCAN User Interface under CAN Transmit Trigger Inputs section.

# 38.5 Revision History

#### Table 301 Revision History

|           | • • • • • • • • •                                    |         |  |  |
|-----------|------------------------------------------------------|---------|--|--|
| Reference | Change to Previous Version                           | Comment |  |  |
| V1.19.8   |                                                      | -       |  |  |
| Page 1    | Update of "specific configuration of CAN" table.     |         |  |  |
| Page 12   | CAN_MCR register bit field "reserved" fixed.         |         |  |  |
| V1.19.9   |                                                      |         |  |  |
|           | No change.                                           |         |  |  |
| V1.19.10  |                                                      | ·       |  |  |
| Page 17   | Added note at the end of connections tables.         |         |  |  |
| V1.19.11  |                                                      | ·       |  |  |
| _         | No functional changes.                               |         |  |  |
| V1.19.12  |                                                      |         |  |  |
| Page 1    | Update of "specific configuration of CAN" table.     |         |  |  |
| V1.19.13  |                                                      |         |  |  |
| Page 12   | Updated information on bit implementation in A-step. |         |  |  |
|           |                                                      |         |  |  |



#### FlexRay™ Protocol Controller (E-Ray)

# 39 FlexRay™ Protocol Controller (E-Ray)

Text with reference to family spec.

## 39.1 TC35x Specific IP Configuration

No product specific configuration for ERAY



#### FlexRay™ Protocol Controller (E-Ray)

## 39.2 TC35x Specific Register Set

### **Register Address Space Table**

Table 302 Register Address Space - ERAY

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| ERAY0  | F001C000 <sub>H</sub> | F001CFFF <sub>H</sub> | FPI slave interface |

#### **Register Overview Table**

#### Table 303 Register Overview - ERAY (ascending Offset Address)

| Short Name  | Long Name                                   | Offset<br>Address | Page<br>Number        |
|-------------|---------------------------------------------|-------------------|-----------------------|
| ERAY0_CLC   | Clock Control Register                      | 0000 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_CUST1 | Busy and Input Buffer Control Register      | 0004 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_ID    | Module Identification Register              | 0008 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_CUST3 | Customer Interface Timeout Counter Register | 000C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_TEST1 | Test Register 1                             | 0010 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_TEST2 | Test Register 2                             | 0014 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_LCK   | Lock Register                               | 001C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_EIR   | Error Service Request Select Register       | 0020 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_SIR   | Status Service Request Register             | 0024 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_EILS  | Error Service Request Line Select           | 0028 <sub>H</sub> | See<br>Family<br>Spec |



**Table 303** Register Overview - ERAY (ascending Offset Address) (cont'd)

| Short Name  | Long Name                           | Offset<br>Address | Page<br>Number        |
|-------------|-------------------------------------|-------------------|-----------------------|
| ERAY0_SILS  | Status Service Request Line Select  | 002C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_EIES  | Error Service Request Enable Set    | 0030 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_EIER  | Error Service Request Enable Reset  | 0034 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_SIES  | Status Service Request Enable Set   | 0038 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_SIER  | Status Service Request Enable Reset | 003C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_ILE   | Service Request Line Enable         | 0040 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_T0C   | Timer 0 Configuration               | 0044 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_T1C   | Timer 1 Configuration               | 0048 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_STPW1 | Stop Watch Register 1               | 004C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_STPW2 | Stop Watch Register 2               | 0050 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_SUCC1 | SUC Configuration Register 1        | 0080 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_SUCC2 | SUC Configuration Register 2        | 0084 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_SUCC3 | SUC Configuration Register 3        | 0088 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NEMC  | NEM Configuration Register          | 008C <sub>H</sub> | See<br>Family<br>Spec |



**Table 303** Register Overview - ERAY (ascending Offset Address) (cont'd)

| Short Name   | Long Name                     | Offset<br>Address | Page<br>Number        |
|--------------|-------------------------------|-------------------|-----------------------|
| ERAY0_PRTC1  | PRT Configuration Register 1  | 0090 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_PRTC2  | PRT Configuration Register 2  | 0094 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MHDC   | MHD Configuration Register    | 0098 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC01 | GTU Configuration Register 1  | 00A0 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC02 | GTU Configuration Register 2  | 00A4 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC03 | GTU Configuration Register 3  | 00A8 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC04 | GTU Configuration Register 4  | 00AC <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC05 | GTU Configuration Register 5  | 00B0 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC06 | GTU Configuration Register 6  | 00B4 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC07 | GTU Configuration Register 7  | 00B8 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC08 | GTU Configuration Register 8  | 00BC <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC09 | GTU Configuration Register 9  | 00C0 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC10 | GTU Configuration Register 10 | 00C4 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_GTUC11 | GTU Configuration Register 11 | 00C8 <sub>H</sub> | See<br>Family<br>Spec |



**Table 303** Register Overview - ERAY (ascending Offset Address) (cont'd)

| Short Name               | Long Name                                  | Offset<br>Address          | Page<br>Number        |
|--------------------------|--------------------------------------------|----------------------------|-----------------------|
| ERAY0_CCSV               | Communication Controller Status Vector     | 0100 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_CCEV               | Communication Controller Error Vector      | 0104 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_SCV                | Slot Counter Value                         | 0110 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_MTCCV              | Macrotick and Cycle Counter Value          | 0114 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_RCV                | Rate Correction Value                      | 0118 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_OCV                | Offset Correction Value                    | 011C <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_SFS                | SYNC Frame Status                          | 0120 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_SWNIT              | Symbol Window and Network Idle Time Status | 0124 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_ACS                | Aggregated Channel Status                  | 0128 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_ESIDn<br>(n=01-15) | Even Sync ID Symbol Window n               | 0130 <sub>H</sub> +(n-1)*4 | See<br>Family<br>Spec |
| ERAY0_OSIDn<br>(n=01-15) | Odd Sync ID Symbol Window n                | 0170 <sub>H</sub> +(n-1)*4 | See<br>Family<br>Spec |
| ERAY0_NMVx<br>(x=1-3)    | Network Management Vector x                | 01B0 <sub>H</sub> +(x-1)*4 | See<br>Family<br>Spec |
| ERAY0_MRC                | Message RAM Configuration                  | 0300 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_FRF                | FIFO Rejection Filter                      | 0304 <sub>H</sub>          | See<br>Family<br>Spec |



**Table 303** Register Overview - ERAY (ascending Offset Address) (cont'd)

| Short Name  | Long Name                         | Offset<br>Address | Page<br>Number        |
|-------------|-----------------------------------|-------------------|-----------------------|
| ERAY0_FRFM  | FIFO Rejection Filter Mask        | 0308 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_FCL   | FIFO Critical Level               | 030C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MHDS  | Message Handler Status            | 0310 <sub>H</sub> | See<br>Family<br>Spec |
| ERAYO_LDTS  | Last Dynamic Transmit Slot        | 0314 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_FSR   | FIFO Status Register              | 0318 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MHDF  | Message Handler Constraints Flags | 031C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_TXRQ1 | Transmission Request Register 1   | 0320 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_TXRQ2 | Transmission Request Register 2   | 0324 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_TXRQ3 | Transmission Request Register 3   | 0328 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_TXRQ4 | Transmission Request Register 4   | 032C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDAT1 | New Data Register 1               | 0330 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDAT2 | New Data Register 2               | 0334 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDAT3 | New Data Register 3               | 0338 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDAT4 | New Data Register 4               | 033C <sub>H</sub> | See<br>Family<br>Spec |



**Table 303** Register Overview - ERAY (ascending Offset Address) (cont'd)

| Short Name  | Long Name                                         | Offset<br>Address | Page<br>Number        |
|-------------|---------------------------------------------------|-------------------|-----------------------|
| ERAY0_MBSC1 | Message Buffer Status Changed 1                   | 0340 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MBSC2 | Message Buffer Status Changed 2                   | 0344 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MBSC3 | Message Buffer Status Changed 3                   | 0348 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MBSC4 | Message Buffer Status Changed 4                   | 034C <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDIC1 | New Data Interrupt Control 1                      | 03A8 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDIC2 | New Data Interrupt Control 2                      | 03AC <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDIC3 | New Data Interrupt Control 3                      | 03B0 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_NDIC4 | New Data Interrupt Control 4                      | 03B4 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MSIC1 | Message Buffer Status Changed Interrupt Control 1 | 03B8 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MSIC2 | Message Buffer Status Changed Interrupt Control 2 | 03BC <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MSIC3 | Message Buffer Status Changed Interrupt Control 3 | 03C0 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_MSIC4 | Message Buffer Status Changed Interrupt Control 4 | 03C4 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_CREL  | Core Release Register                             | 03F0 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_ENDN  | Endian Register                                   | 03F4 <sub>H</sub> | See<br>Family<br>Spec |



**Table 303** Register Overview - ERAY (ascending Offset Address) (cont'd)

| Short Name               | Long Name                     | Offset<br>Address          | Page<br>Number        |
|--------------------------|-------------------------------|----------------------------|-----------------------|
| ERAY0_WRDSn<br>(n=01-64) | Write Data Section n          | 0400 <sub>H</sub> +(n-1)*4 | See<br>Family<br>Spec |
| ERAY0_WRHS1              | Write Header Section 1        | 0500 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_WRHS2              | Write Header Section 2        | 0504 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_WRHS3              | Write Header Section 3        | 0508 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_IBCM               | Input Buffer Command Mask     | 0510 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_IBCR               | Input Buffer Command Request  | 0514 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_RDDSn<br>(n=01-64) | Read Data Section n           | 0600 <sub>H</sub> +(n-1)*4 | See<br>Family<br>Spec |
| ERAY0_RDHS1              | Read Header Section 1         | 0700 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_RDHS2              | Read Header Section 2         | 0704 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_RDHS3              | Read Header Section 3         | 0708 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_MBS                | Message Buffer Status         | 070C <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_OBCM               | Output Buffer Command Mask    | 0710 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_OBCR               | Output Buffer Command Request | 0714 <sub>H</sub>          | See<br>Family<br>Spec |
| ERAY0_OTSS               | OCDS Trigger Set Select       | 0870 <sub>H</sub>          | See<br>Family<br>Spec |



#### FlexRay™ Protocol Controller (E-Ray)

Table 303 Register Overview - ERAY (ascending Offset Address) (cont'd)

| Short Name    | Long Name                          | Offset<br>Address | Page<br>Number        |
|---------------|------------------------------------|-------------------|-----------------------|
| ERAY0_OCS     | OCDS Control and Status            | 08E8 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_KRSTCLR | Kernel Reset Status Clear Register | 08EC <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_KRST1   | Kernel Reset Register 1            | 08F0 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_KRST0   | Kernel Reset Register 0            | 08F4 <sub>H</sub> | See<br>Family<br>Spec |
| ERAY0_ACCEN0  | Access Enable Register 0           | 08FC <sub>H</sub> | See<br>Family<br>Spec |

## 39.3 TC35x Specific Registers

No deviations from the Family Spec

## 39.4 Connectivity

Table 304 Connections of ERAY0

| Interface Signals | conn | ects             | Description                                 |
|-------------------|------|------------------|---------------------------------------------|
| ERAY0:MT          | to   | CCU:eray_mt      | Macrotick-clock from CC (synchronous to fpi |
|                   |      | SCU:E_REQ2(3)    | clock)                                      |
| ERAY0:RXDA0       | from | P14.8:IN         | Receive Channel A0                          |
| ERAY0:RXDA1       | from | P11.9:IN         | Receive Channel A1                          |
| ERAY0:RXDA2       | from | P02.1:IN         | Receive Channel A2                          |
| ERAY0:RXDA3       | from | P14.1:IN         | Receive Channel A3                          |
| ERAY0:RXDB0       | from | P14.7:IN         | Receive Channel B0                          |
| ERAY0:RXDB1       | from | P11.10:IN        | Receive Channel B1                          |
| ERAY0:RXDB2       | from | P02.3:IN         | Receive Channel B2                          |
| ERAY0:RXDB3       | from | P14.1:IN         | Receive Channel B3                          |
| ERAY0:STPWT(3:0)  | from | SCU:E_PDOUT(3:0) | StoP Watch Trigger signal                   |
| ERAY0:TINT0       | to   | CAN0:ttc_ectt(5) | Timer Interrupt 0 (high-active)             |
| ERAY0:TINT1       | to   | CAN0:ttc_ectt(6) | Timer Interrupt 1 (high-active)             |
| ERAY0:TXDA        | to   | P02.0:ALT(6)     | Transmit Channel A                          |
|                   |      | P11.3:ALT(4)     |                                             |
|                   |      | P14.0:ALT(3)     |                                             |
|                   |      | P14.10:ALT(6)    |                                             |



#### FlexRay™ Protocol Controller (E-Ray)

**Table 304 Connections of ERAY0** (cont'd)

| Interface Signals | conn | ects                 | Description                                              |
|-------------------|------|----------------------|----------------------------------------------------------|
| ERAY0:TXDB        | to   | P02.2:ALT(6)         | Transmit Channel B                                       |
|                   |      | P11.12:ALT(4)        |                                                          |
|                   |      | P14.0:ALT(4)         |                                                          |
|                   |      | P14.5:ALT(6)         |                                                          |
| ERAY0:TXENA       | to   | P02.4:ALT(6)         | Transmit Enable Channel A                                |
|                   |      | P11.6:ALT(4)         |                                                          |
|                   |      | P14.9:ALT(6)         |                                                          |
| ERAY0:TXENB       | to   | P02.5:ALT(6)         | Transmit Enable Channel B                                |
|                   |      | P11.6:ALT(2)         |                                                          |
|                   |      | P11.11:ALT(6)        |                                                          |
|                   |      | P14.6:ALT(6)         |                                                          |
|                   |      | P14.9:ALT(5)         |                                                          |
| ERAY0:sleep_n     | from | SCU:scu_syst_sleep_n | turn-off request from processor                          |
| ERAY0:INT0_INT    | to   | INT:eray0.INT0_INT   | E-RAY Service Request 0                                  |
| ERAY0:INT1_INT    | to   | INT:eray0.INT1_INT   | E-RAY Service Request 1                                  |
| ERAY0:TINT0_INT   | to   | INT:eray0.TINT0_INT  | E-RAY Timer Interrupt 0 Service Request                  |
| ERAY0:TINT1_INT   | to   | INT:eray0.TINT1_INT  | E-RAY Timer Interrupt 1 Service Request                  |
| ERAY0:NDAT0_INT   | to   | INT:eray0.NDAT0_INT  | E-RAY New Data 0 Service Request                         |
| ERAY0:NDAT1_INT   | to   | INT:eray0.NDAT1_INT  | E-RAY New Data 1 Service Request                         |
| ERAY0:MBSC0_INT   | to   | INT:eray0.MBSC0_INT  | E-RAY Message Buffer Status Changed 0<br>Service Request |
| ERAY0:MBSC1_INT   | to   | INT:eray0.MBSC1_INT  | E-RAY Message Buffer Status Changed 1<br>Service Request |
| ERAY0:OBUSY       | to   | INT:eray0.OBUSY      | E-RAY Output Buffer Busy Service Request                 |
| ERAY0:IBUSY_INT   | to   | INT:eray0.IBUSY_INT  | E-RAY Input Buffer Busy Service Request                  |

## 39.5 Revision History

### Table 305 Revision History

| Reference | Change to Previous Version                        | Comment |
|-----------|---------------------------------------------------|---------|
| V3.2.9    |                                                   | 1       |
| Page 2    | Headline completed by "Specific Register Set".    |         |
| -         | No functional changes in the connectivity tables. |         |
| V3.2.10   |                                                   |         |
| _         | No functional change.                             |         |
| V3.2.11   |                                                   |         |
| _         | No functional change.                             |         |



**Peripheral Sensor Interface (PSI5)** 

# **40** Peripheral Sensor Interface (PSI5)

This device doesn't contain a PSI5.



**Peripheral Sensor Interface with Serial PHY Connection (PSI5-S)** 

# 41 Peripheral Sensor Interface with Serial PHY Connection (PSI5-S)

This device doesn't contain a PSI5.



## 42 Gigabit Ethernet MAC (GETH)

This document describes the GETH Interface specific appendix for the product TC35x.

## **42.1** TC35x Specific IP Configuration

No product specific configuration for GETH

### 42.2 TC35x Specific Register Set

#### **Register Address Space Table**

The address space for the module registers is defined in **Register Address Space Table**.

#### Table 306 Register Address Space - GETH

| Module | Base Address          | End Address           | Note              |
|--------|-----------------------|-----------------------|-------------------|
| GETH   | F001D000 <sub>H</sub> | F001F0FF <sub>H</sub> | FPI bus interface |

#### **Register Overview Table**

#### Table 307 Register Overview - GETH (ascending Offset Address)

| Short Name                                | Long Name                              | Offset            | Access Mode |        | Reset                | Page                  |
|-------------------------------------------|----------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|                                           |                                        | Address           | Read        | Write  |                      | Number                |
| GETH_MAC_CON<br>FIGURATION                | MAC Configuration Register             | 0000 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_EXT_<br>CONFIGURATION            | MAC Extended<br>Configuration Register | 0004 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_PAC<br>KET_FILTER                | MAC Packet Filter Register             | 0008 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_WAT<br>CHDOG_TIMEOU<br>T         | MAC Watchdog Timeout<br>Register       | 000C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_VLA<br>N_TAG_CTRL                | MAC VLAN Tag Control<br>Register       | 0050 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_VLA<br>N_TAG_DATA                | MAC VLAN Tag Data Register             | 0054 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_VLA<br>N_TAG_FILTER_i<br>(i=0-7) | MAC VLAN Tag Filter i<br>Register      | 0054 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                | Long Name                                                      | Offset            | Access | Mode   | Reset                | Page                  |
|-------------------------------------------|----------------------------------------------------------------|-------------------|--------|--------|----------------------|-----------------------|
|                                           |                                                                | Address           | Read   | Write  |                      | Number                |
| GETH_MAC_VLA<br>N_HASH_TABLE              | MAC VLAN Hash Table<br>Register                                | 0058 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_VLA<br>N_INCL                    | MAC VLAN Tag Inclusion or<br>Replacement Register              | 0060 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_VLA<br>N_INCL_Q_i<br>(i=0-3)     | MAC VLAN Tag Inclusion or<br>Replacement Register per<br>Queue | 0060 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_INNE<br>R_VLAN_INCL_i<br>(i=0-3) | MAC Inner VLAN Tag<br>Inclusion or Replacement<br>Register     | 0064 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_Q0_<br>TX_FLOW_CTRL              | MAC Queue 0 TX Flow<br>Control Register                        | 0070 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_RX_F<br>LOW_CTRL                 | MAC Receive Flow Control<br>Register                           | 0090 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_RXQ<br>_CTRL4                    | MAC Receive Queue Control<br>4 register                        | 0094 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_RXQ<br>_CTRL0                    | MAC Receive Queue Control<br>0 Register                        | 00A0 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_RXQ<br>_CTRL1                    | MAC Receive Queue Control<br>1 Register                        | 00A4 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_RXQ<br>_CTRL2                    | MAC Receive Queue Control<br>2 Register                        | 00A8 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_INTE<br>RRUPT_STATUS             | MAC Interrupt Status<br>Register                               | 00B0 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_INTE<br>RRUPT_ENABLE             | MAC Interrupt Enable<br>Register                               | 00B4 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_RX_T<br>X_STATUS                 | MAC Receive Transmit<br>Status Register                        | 00B8 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_PMT<br>_CONTROL_STAT<br>US       | MAC PMT Control and Status<br>Register                         | 00C0 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                            | Long Name Offset                              | Offset            | Access Mode |        | Reset                | Page                  |
|---------------------------------------|-----------------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|                                       |                                               | Address           | Read        | Write  |                      | Numbe                 |
| GETH_MAC_RWK<br>_PACKET_FILTER        | MAC Wake-up Packet Filter<br>Register         | 00C4 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RWK_FILT<br>ER_COMMAND_0         | MAC Wake-up Filter<br>Command 0 Register      | 00C4 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RWK_FILT<br>ER_OFFSET_0          | MAC Wake-up Filter Offset 0<br>Register       | 00C4 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RWK_FILT<br>ER_CRC_i<br>(i=0-1)  | MAC Wake-up Filter CRC i<br>Register          | 00C4 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RWK_FILT<br>ER_BYTE_MASK_<br>i   | MAC Wake-up i Filter Byte<br>Mask register    | 00C4 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| (i=0-3)                               |                                               |                   |             |        |                      |                       |
| GETH_MAC_LPI_<br>CONTROL_STAT<br>US   | MAC LPI Control and Status<br>Register        | 00D0 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_LPI_<br>TIMERS_CONTRO<br>L   | MAC LPI Timers Control<br>Register            | 00D4 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_LPI_<br>ENTRY_TIMER          | MAC LPI Entry Timer<br>Register               | 00D8 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_1US<br>_TIC_COUNTER          | MAC One Microsecond Tic<br>Counter Register   | 00DC <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_PHYI<br>F_CONTROL_STA<br>TUS | MAC PHY Interface Control and Status Register | 00F8 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_VER<br>SION                  | MAC Version Register                          | 0110 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_DEB<br>UG                    | MAC Debug Register                            | 0114 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_HW_<br>FEATURE0              | MAC Hardware Feature<br>Register 0            | 011C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_HW_<br>FEATURE1              | MAC Hardware Feature<br>Register 1            | 0120 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| <b>Short Name</b>                      | Long Name                                | Offset Access Mode             |      |        | Reset                | Page                  |
|----------------------------------------|------------------------------------------|--------------------------------|------|--------|----------------------|-----------------------|
|                                        |                                          | Address                        | Read | Write  |                      | Number                |
| GETH_MAC_HW_<br>FEATURE2               | MAC Hardware Feature<br>Register 2       | 0124 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_HW_<br>FEATURE3               | MAC Hardware Feature<br>Register 3       | 0128 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_MDI<br>O_ADDRESS              | MAC MDIO Address Register                | 0200 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_MDI<br>O_DATA                 | MAC MDIO Data Register                   | 0204 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_CSR<br>_SW_CTRL               | MAC CSR Software Controls<br>Register    | 0230 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_EXT_<br>CFG1                  | MAC Extended<br>Configuration Register 1 | 0238 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_ADD<br>RESS0_HIGH             | MAC Address 0 High Register              | 0300 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_ADD<br>RESS0_LOW              | MAC Address 0 Low Register               | 0304 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_ADD<br>RESSi_HIGH<br>(i=1-31) | MAC Address i High Register              | 0308 <sub>H</sub> +(i<br>-1)*8 | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_ADD<br>RESSi_LOW<br>(i=1-31)  | MAC Address i Low Register               | 030C <sub>H</sub> +(i<br>-1)*8 | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MMC_CON<br>TROL                   | MMC Control Register                     | 0700 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MMC_RX_I<br>NTERRUPT              | MMC Receive Interrupts<br>Register       | 0704 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MMC_TX_I<br>NTERRUPT              | MMC Transmit Interrupts<br>Register      | 0708 <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MMC_RX_I<br>NTERRUPT_MAS<br>K     | MMC Receive Interrupts<br>Mask Register  | 070C <sub>H</sub>              | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                           | Long Name                                                              | Offset            | Access | Mode   | Reset                | Page                  |
|------------------------------------------------------|------------------------------------------------------------------------|-------------------|--------|--------|----------------------|-----------------------|
|                                                      |                                                                        | Address           | Read   | Write  |                      | Number                |
| GETH_MMC_TX_I<br>NTERRUPT_MAS<br>K                   | MMC Transmit Interrupts<br>Mask Register                               | 0710 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_OCTET<br>_COUNT_GOOD_<br>BAD                 | Good And Bad Transmitted<br>Octet Count Register                       | 0714 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_PACKE<br>T_COUNT_GOOD<br>_BAD                | Good And Bad Transmitted<br>Packets Count Register                     | 0718 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_BROA<br>DCAST_PACKETS<br>_GOOD               | Good Transmitted<br>Broadcast Packets Count<br>Register                | 071C <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_MULTI<br>CAST_PACKETS_<br>GOOD               | Good Transmitted Multicast<br>Packets Count Register                   | 0720 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_64OCT<br>ETS_PACKETS_G<br>OOD_BAD            | Good And Bad 64 Octets<br>Packets Transmitted Count<br>Register        | 0724 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_65TO1<br>27OCTETS_PACK<br>ETS_GOOD_BAD       | Good And Bad 65to127<br>Octets Packets Transmitted<br>Count Register   | 0728 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_128TO<br>255OCTETS_PAC<br>KETS_GOOD_BA<br>D  | Good And Bad 128to255<br>Octets Packets Transmitted<br>Count Register  | 072C <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_256TO<br>511OCTETS_PAC<br>KETS_GOOD_BA<br>D  | Good And Bad 256to511<br>Octets Packets Transmitted<br>Count Register  | 0730 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_512TO<br>1023OCTETS_PA<br>CKETS_GOOD_B<br>AD | Good And Bad 512to1023<br>Octets Packets Transmitted<br>Count Register | 0734 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_1024T<br>OMAXOCTETS_P<br>ACKETS_GOOD_<br>BAD | Good And Bad 1024toMax<br>Octets Packets Transmitted<br>Count Register | 0738 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_UNICA<br>ST_PACKETS_GO<br>OD_BAD             | Good Transmitted Unicat<br>Packets Count Register                      | 073C <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_MULTI<br>CAST_PACKETS_<br>GOOD_BAD           | Good And Bad Transmitted<br>Multicast Packets Count<br>Register        | 0740 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                      | Long Name                                                       | Offset            | Access Mode |        | ode Reset            |                       |
|-------------------------------------------------|-----------------------------------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|                                                 |                                                                 | Address           | Read        | Write  |                      | Number                |
| GETH_TX_BROA<br>DCAST_PACKETS<br>_GOOD_BAD      | Good And Bad Transmitted<br>Broadcast Packets Count<br>Register | 0744 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_UNDE<br>RFLOW_ERROR_<br>PACKETS         | Transmitted Underflow<br>Error Packets Count<br>Register        | 0748 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_SINGL<br>E_COLLISION_G<br>OOD_PACKETS   | Good Transmitted Single<br>Collision Count Register             | 074C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_MULTI<br>PLE_COLLISION_<br>GOOD_PACKETS | Transmitted Multiple<br>Collision Count Register                | 0750 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_DEFER RED_PACKETS                       | Transmitted Deferred Packets Count Register                     | 0754 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_LATE_<br>COLLISION_PAC<br>KETS          | Transmitted Late Collision<br>Packets Count Register            | 0758 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_EXCES SIVE_COLLISION _PACKETS           | Transmitted Excessive<br>Collision Packets Count<br>Register    | 075C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_CARRI<br>ER_ERROR_PACK<br>ETS           | Transmitted Carrier Error<br>Packets Count Register             | 0760 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_OCTET<br>_COUNT_GOOD                    | Good Transmitted Octet<br>Count Register                        | 0764 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_PACKE<br>T_COUNT_GOOD                   | Good Transmitted Packet<br>Count Register                       | 0768 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_EXCES<br>SIVE_DEFERRAL_<br>ERROR        | Transmitted Excessive<br>Deferral Error Count<br>Register       | 076C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_PAUSE<br>_PACKETS                       | Transmitted Pause Packets<br>Count Register                     | 0770 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_VLAN_<br>PACKETS_GOOD                   | Good Transmitted VLAN Packets Count Register                    | 0774 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_OSIZE<br>_PACKETS_GOO<br>D              | Good Transmitted Osize<br>Packets Count Register                | 0778 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                          | Long Name                                                          | Offset            | Access | Mode   | Reset                | Page                  |
|-----------------------------------------------------|--------------------------------------------------------------------|-------------------|--------|--------|----------------------|-----------------------|
|                                                     |                                                                    | Address           | Read   | Write  |                      | Number                |
| GETH_RX_PACKE<br>TS_COUNT_GOO<br>D_BAD              | Good And Bad Received<br>Packets Count Register                    | 0780 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_OCTET<br>_COUNT_GOOD_<br>BAD                | Good And Bad Received<br>Octet Count Register                      | 0784 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_OCTET<br>_COUNT_GOOD                        | Good Received Octet Count<br>Register                              | 0788 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_BROA<br>DCAST_PACKETS<br>_GOOD              | Good Received Broadcast<br>Packets Count Register                  | 078C <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_MULTI<br>CAST_PACKETS_<br>GOOD              | Good Received Multicast<br>Packets Count Register                  | 0790 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_CRC_E<br>RROR_PACKETS                       | Received CRC Error Packets<br>Count Register                       | 0794 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_ALIGN<br>MENT_ERROR_P<br>ACKETS             | Received Alignment Error<br>Count Register                         | 0798 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_RUNT<br>_ERROR_PACKET<br>S                  | Received Runtime Error<br>Count Register                           | 079C <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_JABBE<br>R_ERROR_PACKE<br>TS                | Received Jabber Error<br>Count Register                            | 07A0 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_UNDE<br>RSIZE_PACKETS_<br>GOOD              | Good Received Undersized<br>Packets Count Register                 | 07A4 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_OVERS<br>IZE_PACKETS_G<br>OOD               | Good Received Oversized<br>Packets Count Register                  | 07A8 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_64OCT<br>ETS_PACKETS_G<br>OOD_BAD           | Good And Bad 64 Octets<br>Packets Received Count<br>Register       | 07AC <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_65TO1<br>27OCTETS_PACK<br>ETS_GOOD_BAD      | Good And Bad 65to127<br>Octets Packets Received<br>Count Register  | 07B0 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_128TO<br>255OCTETS_PAC<br>KETS_GOOD_BA<br>D | Good And Bad 128to255<br>Octets Packets Received<br>Count Register | 07B4 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                           | Long Name                                                           | Offset Access Mode |      | Mode   | Reset                | Page                  |
|------------------------------------------------------|---------------------------------------------------------------------|--------------------|------|--------|----------------------|-----------------------|
|                                                      |                                                                     | Address            | Read | Write  |                      | Number                |
| GETH_RX_256TO<br>511OCTETS_PAC<br>KETS_GOOD_BA<br>D  | Good And Bad 256to511<br>Octets Packets Received<br>Count Register  | 07B8 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_512TO<br>1023OCTETS_PA<br>CKETS_GOOD_B<br>AD | Good And Bad 512to1023<br>Octets Packets Received<br>Count Register | 07BC <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_1024T<br>OMAXOCTETS_P<br>ACKETS_GOOD_<br>BAD | Good And Bad 1024toMax<br>Octets Packets Received<br>Count Register | 07C0 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_UNICA<br>ST_PACKETS_GO<br>OD                 | Good Received Unicat<br>Packets Count Register                      | 07C4 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_LENGT<br>H_ERROR_PACK<br>ETS                 | Received Length Error<br>Packets Count Register                     | 07C8 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_OUT_<br>OF_RANGE_TYPE<br>_PACKETS            | Received Out Of Range Type<br>Count Register                        | 07CC <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_PAUSE<br>_PACKETS                            | Received Pause Packets<br>Count Register                            | 07D0 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_FIFO_<br>OVERFLOW_PAC<br>KETS                | Received FIFO Overflow<br>Count Register                            | 07D4 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_VLAN_<br>PACKETS_GOOD<br>_BAD                | Good And Bad Received<br>VLAN Packets Count<br>Registerv            | 07D8 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_WATC<br>HDOG_ERROR_P<br>ACKETS               | Received Watchdog Error<br>Count Register                           | 07DC <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_RECEI<br>VE_ERROR_PACK<br>ETS                | Received Receive Error<br>Count Register                            | 07E0 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_CONT<br>ROL_PACKETS_G<br>OOD                 | Good Received Control<br>Packets Count Register                     | 07E4 <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_TX_LPI_U<br>SEC_CNTR                            | Transmitted LPI<br>Microseconds Count<br>Register                   | 07EC <sub>H</sub>  | U,SV | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                            | Long Name                                                        | Offset            | Access | Mode   | Reset                | Page                  |
|-------------------------------------------------------|------------------------------------------------------------------|-------------------|--------|--------|----------------------|-----------------------|
|                                                       |                                                                  | Address           | Read   | Write  |                      | Numbe                 |
| GETH_TX_LPI_TR<br>AN_CNTR                             | Transmitted LPI Transition<br>Count Register                     | 07F0 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_LPI_U<br>SEC_CNTR                             | Received Microseconds LPI<br>Count Register                      | 07F4 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RX_LPI_T<br>RAN_CNTR                             | Received LPI Transition<br>Count Register                        | 07F8 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MMC_IPC_<br>RX_INTERRUPT_<br>MASK                | MMC IPC Receive Interrupts<br>Mask Register                      | 0800 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MMC_IPC_<br>RX_INTERRUPT                         | MMC IPC Receive Interrupts<br>Register                           | 0808 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_G<br>OOD_PACKETS                          | Good Received RxIPv4 Packets Count Register                      | 0810 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_H<br>EADER_ERROR_P<br>ACKETS              | Received IPv4 Header Error<br>Packets Count Register             | 0814 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_N<br>O_PAYLOAD_PAC<br>KETS                | Received IPv4 No Payload<br>Packets Count Register               | 0818 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_F<br>RAGMENTED_PA<br>CKETS                | Received IPv4 Fragmented<br>Packets Count Register               | 081C <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_U<br>DP_CHECKSUM_<br>DISABLED_PACK<br>ETS | Received IPv4 UPD<br>Checksum Disabled Packets<br>Count Register | 0820 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV6_G<br>OOD_PACKETS                          | Good Received RxIPv6 Packets Count Register                      | 0824 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV6_H<br>EADER_ERROR_P<br>ACKETS              | Received IPv6 Header Error<br>Packets Count Register             | 0828 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV6_N<br>O_PAYLOAD_PAC<br>KETS                | Received IPv6 No Payload<br>Packets Count Register               | 082C <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXUDP_G<br>OOD_PACKETS                           | Good Received UDP Packets<br>Count Register                      | 0830 <sub>H</sub> | U,SV   | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                          | Long Name                                                       | Offset            | Access Mode |        | Reset                | Page                  |
|-----------------------------------------------------|-----------------------------------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|                                                     |                                                                 | Address           | Read        | Write  |                      | Numbe                 |
| GETH_RXUDP_E<br>RROR_PACKETS                        | Received UDP Error Packets<br>Count Register                    | 0834 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXTCP_G<br>OOD_PACKETS                         | Good Received TCP Packets<br>Count Register                     | 0838 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXTCP_ER<br>ROR_PACKETS                        | Received TCP Error Packets<br>Count Register                    | 083C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXICMP_G<br>OOD_PACKETS                        | Good Received ICMP<br>Packets Count Register                    | 0840 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXICMP_E<br>RROR_PACKETS                       | Received ICMP Error<br>Packets Count Register                   | 0844 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_G<br>OOD_OCTETS                         | Good Received IPV4 Octets<br>Count Register                     | 0850 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_H<br>EADER_ERROR_<br>OCTETS             | Received IPV4 Header Error<br>Octets Count Register             | 0854 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_N<br>O_PAYLOAD_OC<br>TETS               | Received IPV4 No Payload<br>Octets Count Register               | 0858 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_F<br>RAGMENTED_OC<br>TETS               | Received IPV4 Fragmented<br>Octets Count Register               | 085C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV4_U<br>DP_CHECKSUM_<br>DISABLE_OCTET<br>S | Received IPV4 UPD<br>Checksum Disabled Octets<br>Count Register | 0860 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV6_G<br>OOD_OCTETS                         | Good Received IPV6 Octets<br>Count Register                     | 0864 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV6_H<br>EADER_ERROR_<br>OCTETS             | Received IPV6 Header Error<br>Octets Count Register             | 0868 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXIPV6_N<br>O_PAYLOAD_OC<br>TETS               | Received IPV6 No Payload<br>Octets Count Register               | 086C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXUDP_G<br>OOD_OCTETS                          | Good Received UDP Octets<br>Count Register                      | 0870 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                           | Long Name                                         | Offset<br>Address | Access Mode |        | Reset                | Page                  |
|------------------------------------------------------|---------------------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|                                                      |                                                   |                   | Read        | Write  |                      | Number                |
| GETH_RXUDP_E<br>RROR_OCTETS                          | Received UDP Error Octets<br>Count Register       | 0874 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXTCP_G<br>OOD_OCTETS                           | Good Received TCP Octets<br>Count Register        | 0878 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXTCP_ER<br>ROR_OCTETS                          | Received TCP Error Octets<br>Count Register       | 087C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXICMP_G<br>OOD_OCTETS                          | Good Received ICMP Octets<br>Count Register       | 0880 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_RXICMP_E<br>RROR_OCTETS                         | Received ICMP Error Octets<br>Count Register      | 0884 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_CONTRO<br>L                   | MAC Timestamp Control<br>Register                 | 0B00 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_SUB<br>_SECOND_INCRE<br>MENT                | MAC Sub-Second Increment<br>Register              | 0B04 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_SYST<br>EM_TIME_SECON<br>DS                 | MAC System Time Seconds<br>Register               | 0B08 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_SYST<br>EM_TIME_NANO<br>SECONDS             | MAC System Time<br>Nanoseconds Register           | 0B0C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_SYST<br>EM_TIME_SECON<br>DS_UPDATE          | MAC System Time Seconds<br>Update Register        | 0B10 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_SYST<br>EM_TIME_NANO<br>SECONDS_UPDA<br>TE  | MAC System Time<br>Nanoseconds Update<br>Register | 0B14 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_ADDEND                        | MAC Timestamp Addend<br>Register                  | 0B18 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_SYST<br>EM_TIME_HIGHE<br>R_WORD_SECON<br>DS | MAC System Time Higher<br>Word Seconds Register   | 0B1C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



Table 307 Register Overview - GETH (ascending Offset Address) (cont'd)

| Short Name                                                                                      | Long Name                                                      | Offset<br>Address | Access Mode |        | Reset                | Page                  |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|                                                                                                 |                                                                |                   | Read Write  |        |                      | Number                |
| GETH_MAC_TIME<br>STAMP_STATUS                                                                   | MAC Timestamp Status<br>Register                               | 0B20 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TX_T IMESTAMP_STAT US_NANOSECON DS  MAC Transmit Timestamp Nanoseconds Status Register |                                                                | 0B30 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TX_T<br>IMESTAMP_STAT<br>US_SECONDS                                                    | MAC Transmit Timestamp<br>Seconds Status Register              | 0B34 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_INGRESS<br>_ASYM_CORR                                                    | MAC Timestamp Ingress<br>Asymmetry Correction<br>Register      | 0B50 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_EGRESS_<br>ASYM_CORR                                                     | _TIME MAC Timestamp Egress RESS_ Asymmetry Correction          |                   | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_INGRESS<br>_CORR_NANOSE<br>COND                                          | MAC Timestamp Ingress<br>Correction Nanoseconds<br>Register    | 0B58 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_EGRESS_<br>CORR_NANOSEC<br>OND                                           | MAC Timestamp Egress<br>Correction Nanoseconds<br>Register     | 0B5C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_INGRESS<br>_CORR_SUBNAN<br>DSEC                                          | MAC Timestamp Ingress<br>Correction<br>Subnanoseconds Register | 0B60 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_TIME<br>STAMP_EGRESS_<br>CORR_SUBNANO<br>SEC                                           | I_MAC_TIME   MAC Timestamp Egress<br>IP_EGRESS_   Correction   |                   | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_PPS<br>_CONTROL                                                                        |                                                                |                   | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_PPS<br>)_TARGET_TIME<br>_SECONDS                                                       | MAC PPS 0 Target Time<br>Seconds Register                      | 0B80 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_PPS                                                                                    |                                                                | 0B84 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                           | Long Name                                                             | Offset<br>Address | Access Mode |        | Reset                | Page                  |
|------------------------------------------------------|-----------------------------------------------------------------------|-------------------|-------------|--------|----------------------|-----------------------|
|                                                      |                                                                       |                   | Read Write  |        |                      | Number                |
| GETH_MAC_PPS<br>0_INTERVAL                           |                                                                       |                   | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MAC_PPS<br>0_WIDTH                              | MAC PPS 0 Width Register                                              | 0B8C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_OPE<br>RATION_MODE                          | MTL Operation Mode<br>Register                                        | 0C00 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_INTE<br>RRUPT_STATUS                        | MTL Interrupt Status<br>Register                                      | 0C20 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_RXQ<br>_DMA_MAP0                            | _                                                                     |                   | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQ0<br>_OPERATION_M<br>ODE                 | -                                                                     |                   | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQ0<br>_UNDERFLOW                          | MTL Queue 0 Transmit<br>Underflow Counter Register                    | 0D04 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQ0<br>_DEBUG                              | MTL Queue 0 Transmit<br>Debug Register                                | 0D08 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQ0<br>_ETS_STATUS                         | MTL Queue 0 Transmit<br>Status Register                               | 0D14 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQ0<br>_QUANTUM_WEI<br>GHT                 | MTL Queue 0 Transmit<br>Quantum or Weights<br>Register                | 0D18 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_Q0_I<br>NTERRUPT_CON<br>TROL_STATUS         | MTL Queue 0 Interrupt<br>Control Status Register                      | 0D2C <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_RXQ<br>0_OPERATION_M<br>ODE                 | _                                                                     |                   | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_RXQ<br>0_MISSED_PACK<br>ET_OVERFLOW_<br>CNT | MTL Queue 0 Receive Missed<br>Packet and Overflow<br>Counter Register | 0D34 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_RXQ<br>0_DEBUG                              | MTL Queue 0 Receive Debug<br>Register                                 | 0D38 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



Table 307 Register Overview - GETH (ascending Offset Address) (cont'd)

| Short Name                                                                           | Long Name                                                | Offset                                       | Access Mode |        | Reset                | Page                  |
|--------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------|-------------|--------|----------------------|-----------------------|
|                                                                                      |                                                          | Address                                      | Read Write  |        |                      | Number                |
| GETH_MTL_RXQ<br>0_CONTROL                                                            | MTL Queue 0 Receive<br>Control Register                  | 0D3C <sub>H</sub>                            | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi _OPERATION_M ODE (i=1-3)  MTL Queue i Transmit Operation Mode Register |                                                          | 0D40 <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_UNDERFLOW<br>(i=1-3)                                               | MTL Queue i Transmit<br>Underflow Counter Register       | 0D44 <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_DEBUG<br>(i=1-3)                                                   | ETH_MTL_TXQi MTL Queue i Transmit DEBUG Debug Register   |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_ETS_CONTROL<br>(i=1-3)                                             | _                                                        |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_ETS_STATUS<br>(i=1-3)                                              | MTL Queue i Transmit ETS<br>Status Register              | 0D54 <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_QUANTUM_WEI<br>GHT<br>(i=1-3)                                      | MTL Queue i Transmit<br>Quantum or Weights<br>Register   | 0D58 <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_SENDSLOPECRE<br>DIT<br>(i=1-3)                                     | MTL Queue i Transmit<br>SendSlopeCredit Register         | 0D5C <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_HICREDIT<br>(i=1-3)                                                | H_MTL_TXQi MTL Queue i Transmit CREDIT HiCredit Register |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_TXQi<br>_LOCREDIT<br>(i=1-3)                                                | OCREDIT LoCredit Register                                |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_Qi_I<br>NTERRUPT_CON<br>FROL_STATUS<br>(i=1-3)                              | _CON Status Register                                     |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_RXQi<br>_OPERATION_M<br>ODE<br>(i=1-3)                                      | -                                                        |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



**Table 307 Register Overview - GETH (ascending Offset Address)** (cont'd)

| Short Name                                                      | Long Name                                                                                | Offset                                       | Access Mode |        | Reset                | Page                  |
|-----------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------|-------------|--------|----------------------|-----------------------|
|                                                                 |                                                                                          | Address                                      | Read Write  |        |                      | Number                |
| GETH_MTL_RXQi<br>_MISSED_PACKE<br>T_OVERFLOW_C<br>NT<br>(i=1-3) | MTL Queue i Receive Missed<br>Packet and Overflow<br>Counter Register                    | 0D74 <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_RXQi<br>_DEBUG<br>(i=1-3)                              | MTL Queue i Receive Debug<br>Register                                                    | 0D78 <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_MTL_RXQi<br>_CONTROL<br>(i=1-3)                            | MTL Queue i Receive<br>Control Register                                                  | 0D7C <sub>H</sub> +(i<br>-1)*40 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_MOD<br>E                                               | DMA Bus Mode Register                                                                    | 1000 <sub>H</sub>                            | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_SYS<br>BUS_MODE                                        | DMA System Bus Mode<br>Register                                                          | 1004 <sub>H</sub>                            | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_INTE<br>RRUPT_STATUS                                   | DMA Interrupt Status<br>Register                                                         | 1008 <sub>H</sub>                            | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_DEB<br>UG_STATUS0                                      | DMA Debug Status 0<br>Register                                                           | 100C <sub>H</sub>                            | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_DEB<br>UG_STATUS1                                      | DMA Debug Status 1<br>Register                                                           | 1010 <sub>H</sub>                            | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>CONTROL<br>(i=0-3)                             | DMA Channel i Control<br>Register                                                        | 1100 <sub>H</sub> +i*<br>80 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>TX_CONTROL<br>(i=0-3)                          | DMA Channel i Transmit<br>Control Register                                               | 1104 <sub>H</sub> +i*<br>80 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>RX_CONTROL<br>(i=0-3)                          |                                                                                          |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>FXDESC_LIST_AD<br>DRESS<br>(i=0-3)             | DMA Channel i Transmit<br>Descriptor List Address<br>Register                            | 1114 <sub>H</sub> +i*<br>80 <sub>H</sub>     | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>RXDESC_LIST_AD<br>DRESS<br>(i=0-3)             | ETH_DMA_CHi_ DMA Channel i Receive  KDESC_LIST_AD Descriptor List Address  RESS Register |                                              | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



Table 307 Register Overview - GETH (ascending Offset Address) (cont'd)

| <b>Short Name</b>                                                                                         | Long Name                                                                                  | Offset                                   | Access Mode |        | Reset                | Page                  |
|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------|-------------|--------|----------------------|-----------------------|
|                                                                                                           |                                                                                            | Address                                  | Read        | Write  |                      | Number                |
| GETH_DMA_CHi_<br>TXDESC_TAIL_P<br>OINTER<br>(i=0-3)                                                       | SC_TAIL_P Descriptor Tail Pointer ER Register                                              |                                          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>RXDESC_TAIL_P<br>OINTER<br>(i=0-3)                                                       |                                                                                            |                                          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>TXDESC_RING_L<br>ENGTH<br>(i=0-3)                                                        | DMA Channel i Transmit<br>Descriptor Ring Length<br>Register                               | 112C <sub>H</sub> +i*<br>80 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>RXDESC_RING_L<br>ENGTH<br>(i=0-3)                                                        | ETH_DMA_CHi_ DMA Channel i Recieve  XDESC_RING_L Descriptor Ring Length  Register          |                                          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>INTERRUPT_ENA<br>BLE<br>(i=0-3)                                                          | DMA Channel i Interrupt<br>Enable Register                                                 | 1134 <sub>H</sub> +i*<br>80 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>RX_INTERRUPT_<br>WATCHDOG_TIM<br>ER<br>(i=0-3)                                           | DMA Channel i Recieve<br>Interrupt Watchdog Timer<br>Register                              | 1138 <sub>H</sub> +i*<br>80 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>SLOT_FUNCTION<br>_CONTROL_STAT<br>US<br>(i=0-3)                                          | DMA Channel i Slot Function<br>Control and Status Register                                 | 113C <sub>H</sub> +i*<br>80 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_ CURRENT_APP_T KDESC (i=0-3)  DMA Channel i Current Application Transmit Descriptor Register |                                                                                            | 1144 <sub>H</sub> +i*<br>80 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>CURRENT_APP_R<br>XDESC<br>(i=0-3)                                                        | DMA Channel i Current<br>Application Receive<br>Descriptor Register                        | 114C <sub>H</sub> +i*<br>80 <sub>H</sub> | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>CURRENT_APP_T<br>XBUFFER<br>(i=0-3)                                                      | TH_DMA_CHi_ DMA Channel i Current RRENT_APP_T Application Transmit Buffer Address Register |                                          | U,SV        | U,SV,P | Application<br>Reset | See<br>Family<br>Spec |



Table 307 Register Overview - GETH (ascending Offset Address) (cont'd)

| Short Name                                                                                                     | Long Name                                                                     | Offset                                                         | Access Mode          |                       | Reset                 | Page                  |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------|-----------------------|-----------------------|-----------------------|
|                                                                                                                |                                                                               | Address                                                        | Read                 | Write                 |                       | Number                |
| GETH_DMA_CHi_ CURRENT_APP_R XBUFFER (i=0-3)  DMA Channel i Current Application Receive Buffer Address Register |                                                                               | 115C <sub>H</sub> +i*<br>80 <sub>H</sub>                       | U,SV                 | U,SV,P                | Application<br>Reset  | See<br>Family<br>Spec |
| GETH_DMA_CHi_<br>STATUS<br>(i=0-3)                                                                             | DMA Channel i Status<br>Register                                              | 1160 <sub>H</sub> +i*<br>80 <sub>H</sub>                       | U,SV                 | U,SV,P                | Application<br>Reset  | See<br>Family<br>Spec |
| GETH_DMA_CHI_<br>MISS_FRAME_CN<br>T                                                                            | DMA Channel i Missed<br>Frames Count Register                                 | 1164 <sub>H</sub> +i*<br>80 <sub>H</sub>                       | U,SV                 | U,SV,P                | Application<br>Reset  | See<br>Family<br>Spec |
| (i=0-3)<br>GETH_CLC                                                                                            | Clock Control Register                                                        | 2000 <sub>H</sub>                                              | SV,U                 | SV,E,P                | Application<br>Reset  | See<br>Family<br>Spec |
| GETH_ID                                                                                                        | Module Identification 2004 <sub>H</sub><br>Register                           |                                                                | SV,U                 | BE                    | Application<br>Reset  | See<br>Family<br>Spec |
| GETH_GPCTL                                                                                                     | General Purpose Control<br>Register                                           | 2008 <sub>H</sub>                                              | SV,U                 | SV,P                  | Application<br>Reset  | See<br>Family<br>Spec |
| GETH_ACCEN0                                                                                                    | Access Enable Register 0                                                      | 200C <sub>H</sub>                                              | U,SV                 | SV,SE                 | Application<br>Reset  | See<br>Family<br>Spec |
| GETH_ACCEN1                                                                                                    | Access Enable Register 1                                                      | 2010 <sub>H</sub>                                              | U,SV                 | SV,SE                 | Application<br>Reset  | See<br>Family<br>Spec |
| GETH_KRST0                                                                                                     | Kernel Reset Register 0                                                       | nel Reset Register 0 2014 <sub>H</sub> U,SV SV,E,P Application |                      | Application<br>Reset  | See<br>Family<br>Spec |                       |
| GETH_KRST1                                                                                                     | Kernel Reset Register 1                                                       | set Register 1 2018 <sub>H</sub> U,SV SV,E,P Application Reset |                      | Application<br>Reset  | See<br>Family<br>Spec |                       |
| GETH_KRSTCLR                                                                                                   | TCLR Kernel Reset Status Clear 201C <sub>H</sub> U,SV SV,E,P Applicatio Reset |                                                                | Application<br>Reset | See<br>Family<br>Spec |                       |                       |
| GETH_ACCEN0Dx Access Enable Register 0 for DMAx                                                                |                                                                               | 2020 <sub>H</sub> +x<br>*8                                     | U,SV                 | SV,SE                 | Application<br>Reset  | See<br>Family<br>Spec |



Table 307 Register Overview - GETH (ascending Offset Address) (cont'd)

| Short Name               | Long Name                         | Offset                     | Access Mode |       | Reset                | Page                  |
|--------------------------|-----------------------------------|----------------------------|-------------|-------|----------------------|-----------------------|
|                          |                                   | Address                    | Read        | Write |                      | Number                |
| GETH_ACCEN1Dx<br>(x=0-3) | Access Enable Register 1 for DMAx | 2024 <sub>H</sub> +x<br>*8 | U,SV        | SV,SE | Application<br>Reset | See<br>Family<br>Spec |
| GETH_SKEWCTL             | Skew Control Register             | 2040 <sub>H</sub>          | SV,U        | SV,P  | Application<br>Reset | See<br>Family<br>Spec |

## 42.3 TC35x Specific Registers

No deviations from the Family Spec

#### 42.4 Connectivity

If for one product no signal is connected to an alternate input, it is connected to GND internally at module entity level. This allows to leave some signals unconnected in the application (i.e. RXER, CRS, COL) and save pins and external connection to GND. The tables below list all the connections of the instances.

Table 308 Connections of GETH

| Interface Signals connects |      | Description    |                                                                   |
|----------------------------|------|----------------|-------------------------------------------------------------------|
| GETH:COLA                  | from | P11.15:IN      | Collision MII                                                     |
| GETH:CRSA                  | from | P11.14:IN      | Carrier Sense MII                                                 |
| GETH:CRSB                  | from | P11.11:IN      | Carrier Sense MII                                                 |
| GETH:CRSDVA                | from | P11.11:IN      | Carrier Sense / Data Valid combi-signal for RMII                  |
| GETH:CRSDVB                | from | P11.14:IN      | Carrier Sense / Data Valid combi-signal for RMII                  |
| GETH:GREFCLK               | from | TC35x:P11.5    | Gigabit Reference Clock input for RGMII (125 MHz high precission) |
| GETH:MDC                   | to   | P02.8:ALT(6)   | MDIO clock                                                        |
|                            |      | P12.0:ALT(6)   |                                                                   |
|                            |      | P21.2:ALT(5)   |                                                                   |
| GETH:MDIO                  | to   | P00.0:HWOUT(0) | MDIO Output                                                       |
|                            |      | P12.1:HWOUT(0) |                                                                   |
|                            |      | P21.3:HWOUT(0) |                                                                   |
| GETH:MDIOA                 | from | P00.0:IN       | MDIO Input                                                        |
| GETH:MDIOC                 | from | P12.1:IN       | MDIO Input                                                        |
| GETH:MDIOD                 | from | P21.3:IN       | MDIO Input                                                        |
| GETH:PPS                   | to   | P14.4:ALT(6)   | Pulse Per Second                                                  |
| GETH:RCTLA                 | from | P11.11:IN      | Receive Control for RGMII                                         |
|                            |      | TC35x:P11.11   |                                                                   |
| GETH:REFCLKA               | from | P11.12:IN      | Reference Clock input for RMII (50 MHz)                           |



**Table 308 Connections of GETH** (cont'd)

| Interface Signals | conn | ects               | Description                                   |  |  |
|-------------------|------|--------------------|-----------------------------------------------|--|--|
| GETH:RXCLKA       | from | P11.12:IN          | Receive Clock MII and RGMII                   |  |  |
|                   |      | TC35x:P11.12       |                                               |  |  |
| GETH:RXCLKB       | from | P11.4:IN           | Receive Clock MII and RGMII                   |  |  |
| GETH:RXCLKC       | from | P12.0:IN           | Receive Clock MII and RGMII                   |  |  |
| GETH:RXD0A        | from | P11.10:IN          | Receive Data 0 MII, RMII and RGMII (RGMII can |  |  |
|                   |      | TC35x:P11.10       | use RXD0A only)                               |  |  |
| GETH:RXD1A        | from | P11.9:IN           | Receive Data 1 MII, RMII and RGMII (RGMII can |  |  |
|                   |      | TC35x:P11.9        | use RXD1A only)                               |  |  |
| GETH:RXD2A        | from | P11.8:IN           | Receive Data 2 MII and RGMII (RGMII can use   |  |  |
|                   |      | TC35x:P11.8        | RXD2A only)                                   |  |  |
| GETH:RXD3A        | from | P11.7:IN           | Receive Data 3 MII and RGMII (RGMII can use   |  |  |
|                   |      | TC35x:P11.7        | RXD3A only)                                   |  |  |
| GETH:RXDVA        | from | P11.11:IN          | Receive Data Valid MII                        |  |  |
| GETH:RXDVB        | from | P11.14:IN          | Receive Data Valid MII                        |  |  |
| GETH:RXERA        | from | P11.13:IN          | Receive Error MII                             |  |  |
| GETH:RXERB        | from | P21.7:IN           | Receive Error MII                             |  |  |
| GETH:RXERC        | from | P10.0:IN           | Receive Error MII                             |  |  |
| GETH:TRIGO(9:0)   | to   | INT:eth.TRIGO(9:0) | Ethernet Service Request                      |  |  |
| GETH:TCTL         | to   | TC35x:P11.6        | Transmit Control for RGMII                    |  |  |
| GETH:TXCLK        | to   | TC35x:P11.4        | Transmit Clock Output for MII and RGMII       |  |  |
| GETH:TXCLKA       | from | P11.5:IN           | Transmit Clock Input for MII                  |  |  |
| GETH:TXCLKB       | from | P11.12:IN          | Transmit Clock Input for MII                  |  |  |
| GETH:TXD(0)       | to   | TC35x:P11.3        | Transmit Data                                 |  |  |
| GETH:TXD(1)       | to   | TC35x:P11.2        | Transmit Data                                 |  |  |
| GETH:TXD(2)       | to   | TC35x:P11.1        | Transmit Data                                 |  |  |
| GETH:TXD(3)       | to   | TC35x:P11.0        | Transmit Data                                 |  |  |
| GETH:TXEN         | to   | TC35x:P11.6        | Transmit Enable MII and RMII                  |  |  |
| GETH:TXER         | to   | P11.4:ALT(6)       | Transmit Error MII                            |  |  |

#### 42.5 DMA Burst Lengths Limitations by the System

Not all burst lengths of the IP are supported by the system.

The GETH kernel IP supports various burst length of 1 up to 32 beats as defined in DMA\_CHi\_TX\_CONTROL.TxPBL and GETH\_DMA\_CHi\_RX\_CONTROL.RxPBL. They can be multiplied by 8 by setting DMA\_CH(#i)\_Control.PBLx8. Other than specified in the IP only the following burst lengths are supported by the system: SINGLE, INCR4, INCR8. Note that DMA\_CH(#i)\_Control.PBLx8 must not be set with PBL values higher than 1.



#### 42.6 Buffer and Descriptor Alignment

The GETH is implemented as a 32 bit peripheral. Nevertheless it is connected to 64 bit wide bus (SRI). To make full use of the possible performance of SRI and its bridges, the data buffers and the descriptors need to be aligned to 64 bit addresses.

#### 42.7 Embedded FIFOs

The GETH uses two embedded FIFOs. The TX FIFO has a size of 4 kByte, the RX FIFO has a size of 8 kByte.

#### 42.8 Master TAG ID

The module has 4 DMA Channels that share one master interface connecting them to the SRI bus. In order to distinguish the 4 DMAs from each other in the system, the master tag ID will dynamically be changed depending on the currently active DMA. **Table 309** details which ID is presented for each DMA.

Table 309 Master TAG IDs for the Gigabit Ethernet MAC

| DMA  | Master TAG ID     |
|------|-------------------|
| DMA0 | 0x28 <sub>H</sub> |
| DMA1 | 0x29 <sub>H</sub> |
| DMA2 | 0x2A <sub>H</sub> |
| DMA3 | 0x2B <sub>H</sub> |

#### **42.9** Interrupt Service Requests

The module has 10 Service Request Nodes connecting it to the interrupt system. The interrupt request lines are connected to the interrupt controller as shown in **Table 310**.

Table 310 Service Request Lines of Ethernet MAC

| IR SRC    | GETH IP signal | GETH IP function | Description                                                                                |
|-----------|----------------|------------------|--------------------------------------------------------------------------------------------|
| SRC_GETH0 | GETH_TRIGO0    | GETH_INTR        | DMA functions (sbd_intr_o), this internal line is connected via OR                         |
|           |                |                  | gate to GETH.SR0                                                                           |
|           |                |                  | wake up on LAN (pmt_intr_o), this internal line is connected via OR gate to GETH.SR0       |
|           |                |                  | wake up on EEE - LPI (lpi_intr_o), this internal line is connected via OR gate to GETH.SR0 |
| SRC_GETH1 | GETH_TRIGO1    | GETH_PPS         | Pulse Per Second signal from Precision Time Protocol                                       |
|           |                |                  | (ptp_pps_o)                                                                                |
| SRC_GETH2 | GETH_TRIGO2    | GETH_TX_DMA0     | TX interrupt from DMA 0 (sbd_perch_tx_intr_o[0])                                           |
| SRC_GETH3 | GETH_TRIGO3    | GETH_TX_DMA1     | TX interrupt from DMA 1(sbd_perch_tx_intr_o[1])                                            |
| SRC_GETH4 | GETH_TRIGO4    | GETH_TX_DMA2     | TX interrupt from DMA 2(sbd_perch_tx_intr_o[2])                                            |
| SRC_GETH5 | GETH_TRIGO4    | GETH_TX_DMA3     | TX interrupt from DMA 3(sbd_perch_tx_intr_o[3])                                            |
| SRC_GETH6 | GETH_TRIGO6    | GETH_RX_DMA0     | RX interrupt from DMA 0 (sbd_perch_rx_intr_o[0])                                           |
| SRC_GETH7 | GETH_TRIGO7    | GETH_RX_DMA1     | RX interrupt from DMA 1(sbd_perch_rx_intr_o[1])                                            |
| SRC_GETH8 | GETH_TRIGO8    | GETH_RX_DMA2     | RX interrupt from DMA 2(sbd_perch_rx_intr_o[2])                                            |
| SRC_GETH9 | GETH_TRIGO9    | GETH_RX_DMA3     | RX interrupt from DMA 3(sbd_perch_rx_intr_o[3])                                            |



#### 42.10 Clocks

The module has multiple clock inputs and outputs connecting it to the system. They are connected to the system as shown in **Table 311**.

If the application wants to use the IP in RGMII mode the application has to execute the following steps:

- Prior to the application reset the application must switch on  $f_{GETH}$  (by configuring CCUCON5.GETHDIV)
- Attach an external 125 MHz clock to input GREFCLK
- Activate the application reset
- Wait for 10 μs

#### Table 311 Clock Lines of Ethernet MAC

| Clock Line                   | Connected to            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| hclk_i / f <sub>AHB</sub>    | $f_{GETH}$              | AHB master interface clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| clk_csr_i / f <sub>csr</sub> | $f_{SPB}$               | AHB slave interface clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| clk_tx_i                     | GETH_TXCLK (port pin)   | MII transmit clock Input from PHY (10/100 MBit/s) The external PHY or oscillator provides this transmission clock. TXD[3:0] is synchronous to this clock. This is 25 MHz in 100 Mbps mode and 2.5 MHz in 10 Mbps mode. Needs a clock input during SW reset (GETH_BUS_MODE.SWR)                                                                                                                                                                                                                                                         |
| clk_gref_i                   | GETH_GREFCLK (port pin) | RGMII transmit clock <b>Reference Input</b> from PHY (1000 MBit/s). The external PHY or oscillator provides this clock as reference. TXD[3:0] is not neccessarily synchronous to this clock! This is always 125 MHz in 1000/100/10 MBit/s mode. Needs a clock input during SW reset (GETH_BUS_MODE.SWR)                                                                                                                                                                                                                                |
| clk_tx_o                     | GETH_TXCLK (port pin)   | RGMII transmission clock <b>Output</b> to PHY (1000 MBit/s) . TXD[3:0] is synchronous (DDR) to this 125 MHz clock to the PHY. If RGMII is downgraded to 100 MBit/s it is divided internally to 25 MHz and for 10 MBit/s to 2.5 MHz. In each case it is generated from clk_gref_i by respective division. This division is controlled automatically by evaluation of mac_speed_o[1:0] and phy_intf_sel_i[2:0]. TXCLK has the same on chip delay and output pad delay as the TXD signals and TCTL unless clock skew is selected in SKEW. |
| clk_rx_i                     | GETH_RXCLK (port pin)   | Receive clock from Phy. The external PHY provides this receive clock for RGMII, GMII, MII, and RMII interfaces. This clock is 125 MHz in 1 Gbps mode, 25 MHz in 100 Mbps mode, 2.5 MHz in 10 Mbps mode. Needs a clock input during SW reset (GETH_BUS_MODE.SWR)                                                                                                                                                                                                                                                                        |
| clk_rmii_i                   | GETH_REFCLK (port pin)  | 50-MHz clock used by the RMII from PHY. In 100 MBit/s Mode, it is divided internally to 25 MHz and provided to the internal MII interface. If RMII is downgraded to 10 MBit/s it is divided internally to 2,5 MHz. This division is controlled automatically by evaluation of mac_speed_o[1:0] and phy_intf_sel_i[2:0]. Needs a clock input during SW reset (GETH_BUS_MODE.SWR).                                                                                                                                                       |
| clk_ptp_ref_i                | $f_{GETH}$              | Reference Clock for the Time Stamp Update Logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



### **Gigabit Ethernet MAC (GETH)**

# 42.11 Revision History

# Table 312 Revision History

| Reference | Change to Previous Version                                              | Comment |  |  |
|-----------|-------------------------------------------------------------------------|---------|--|--|
| V1.3.10   |                                                                         | 1       |  |  |
| Page 22   | Previous versions removed from revision history.                        | _       |  |  |
| Page 18   | Connections table changed (no functional changes).                      | _       |  |  |
| V1.3.11   |                                                                         | ,       |  |  |
| _         | No functional change.                                                   | _       |  |  |
| V1.3.12   |                                                                         |         |  |  |
| Page 21   | $f_{\rm SRI}$ changed to $f_{\rm GETH}$ as connection of clk_ptp_ref_i. |         |  |  |
| Page 18   | Updated connection of MII and RGMII in Connectivity.                    |         |  |  |
| V1.3.13   |                                                                         |         |  |  |
| _         | No functional changes.                                                  |         |  |  |
| V1.3.14   |                                                                         |         |  |  |
| _         | No functional changes.                                                  |         |  |  |
| V1.3.15   |                                                                         |         |  |  |
| _         | No functional changes.                                                  |         |  |  |



External Bus Unit (EBU)

# 43 External Bus Unit (EBU)

This device doesn't contain an EBU module.



**SD- and eMMC Interface (SDMMC)** 

# 44 SD- and eMMC Interface (SDMMC)

This device doesn't contain an SDMMC module.



**Hardware Security Module (HSM)** 

# 45 Hardware Security Module (HSM)

The HSM is a separate processor subsystem dedicated for security tasks. It is connected as master and slave to the SPB bus.

For security reasons this module is described in a separate documentation. Please contact your Infineon representative for further information.



**Input Output Monitor (IOM)** 

## 46 Input Output Monitor (IOM)

This document describes the IOM specific appendix for the product TC35x.

## **46.1** TC35x Specific IP Configuration

Table 313 TC35x specific configuration of IOM

| Parameter              | ІОМ |
|------------------------|-----|
| Number of FPC channels | 16  |
| Number of GTM inputs   | 8   |
| Number of LAM          | 16  |
| Number of ECM          | 1   |

### 46.2 TC35x Specific Register Set

#### **Register Address Space Table**

Table 314 Register Address Space - IOM

| Module | Base Address          | End Address           | Note                |
|--------|-----------------------|-----------------------|---------------------|
| IOM    | F0035000 <sub>H</sub> | F00351FF <sub>H</sub> | FPI slave interface |

#### **Register Overview Table**

There are no product specific register for this module.

#### **46.3** TC35x Specific Registers

There are no product specific register for this module.

#### 46.4 Connectivity

This section describes the connectivity of the IOMmodule.

Table 315 Connections of IOM

| Interface Signals | conn | ects         | Description     |  |
|-------------------|------|--------------|-----------------|--|
| IOM:MON1(0)       | from | CCU60:CC62   | Monitor input 1 |  |
| IOM:MON1(1)       | from | CCU60:CC61   | Monitor input 1 |  |
| IOM:MON1(2)       | from | CCU60:CC60   | Monitor input 1 |  |
| IOM:MON1(3)       | from | CCU60:COUT60 | Monitor input 1 |  |
| IOM:MON1(4)       | from | CCU60:COUT61 | Monitor input 1 |  |
| IOM:MON1(5)       | from | CCU60:COUT62 | Monitor input 1 |  |
| IOM:MON1(6)       | from | CCU60:COUT63 | Monitor input 1 |  |
| IOM:MON1(7)       | from | CCU61:COUT63 | Monitor input 1 |  |
| IOM:MON1(8)       | from | CCU61:CC60   | Monitor input 1 |  |



#### **Input Output Monitor (IOM)**

**Table 315** Connections of IOM (cont'd)

| - Connections     | 1101.1 (601) |                             |                       |
|-------------------|--------------|-----------------------------|-----------------------|
| Interface Signals | conn         | ects                        | Description           |
| IOM:MON1(9)       | from         | CCU61:CC61                  | Monitor input 1       |
| IOM:MON2(0)       | from         | QSPI0:MRST                  | Monitor input 2       |
| IOM:MON2(1)       | from         | QSPI1:MRST                  | Monitor input 2       |
| IOM:MON2(2)       | from         | QSPI2:MRST                  | Monitor input 2       |
| IOM:MON2(3)       | from         | QSPI3:MRST                  | Monitor input 2       |
| IOM:MON2(5)       | from         | CAN00:TXD                   | Monitor input 2       |
| IOM:MON2(6)       | from         | CAN01:TXD                   | Monitor input 2       |
| IOM:MON2(7)       | from         | CAN02:TXD                   | Monitor input 2       |
| IOM:MON2(8)       | from         | CAN03:TXD                   | Monitor input 2       |
| IOM:MON1(10)      | from         | CCU61:CC62                  | Monitor input 1       |
| IOM:MON1(11)      | from         | CCU61:COUT60                | Monitor input 1       |
| IOM:MON1(12)      | from         | CCU61:COUT61                | Monitor input 1       |
| IOM:MON1(13)      | from         | CCU61:COUT62                | Monitor input 1       |
| IOM:MON2(12)      | from         | ASCLINO:ATX<br>ASCLINO:ATXP | Monitor input 2       |
| IOM:MON2(13)      | from         | ASCLIN1:ATX<br>ASCLIN1:ATXP | Monitor input 2       |
| IOM:MON2(14)      | from         | ASCLIN2:ATX<br>ASCLIN2:ATXP | Monitor input 2       |
| IOM:MON2(15)      | from         | ASCLIN3:ATX<br>ASCLIN3:ATXP | Monitor input 2       |
| IOM:PIN(0)        | from         | P33.0:IN                    | GPIO pad input to FPC |
| IOM:PIN(1)        | from         | P33.1:IN                    | GPIO pad input to FPC |
| IOM:PIN(2)        | from         | P33.2:IN                    | GPIO pad input to FPC |
| IOM:PIN(3)        | from         | P33.3:IN                    | GPIO pad input to FPC |
| IOM:PIN(4)        | from         | P33.4:IN                    | GPIO pad input to FPC |
| IOM:PIN(5)        | from         | P33.5:IN                    | GPIO pad input to FPC |
| IOM:PIN(6)        | from         | P33.6:IN                    | GPIO pad input to FPC |
| IOM:PIN(7)        | from         | P33.7:IN                    | GPIO pad input to FPC |
| IOM:PIN(8)        | from         | P33.8:IN                    | GPIO pad input to FPC |
| IOM:PIN(9)        | from         | P33.9:IN                    | GPIO pad input to FPC |
| IOM:PIN(10)       | from         | P33.10:IN                   | GPIO pad input to FPC |
| IOM:PIN(11)       | from         | P33.11:IN                   | GPIO pad input to FPC |
| IOM:PIN(12)       | from         | P33.12:IN                   | GPIO pad input to FPC |
| IOM:PIN(13)       | from         | P20.12:IN                   | GPIO pad input to FPC |
| IOM:PIN(14)       | from         | P20.13:IN                   | GPIO pad input to FPC |
| IOM:PIN(15)       | from         | P20.14:IN                   | GPIO pad input to FPC |
| IOM:REF1(0)       | from         | CCU60:COUT63                | Reference input 1     |
| IOM:REF1(1)       | from         | CCU60:COUT62                | Reference input 1     |
|                   |              | 1                           |                       |



#### **Input Output Monitor (IOM)**

**Table 315** Connections of IOM (cont'd)

| Interface Signals | conn | ects                        | Description       |  |
|-------------------|------|-----------------------------|-------------------|--|
| IOM:REF1(2)       | from | CCU60:COUT61                | Reference input 1 |  |
| IOM:REF1(3)       | from | CCU60:COUT60                | Reference input 1 |  |
| IOM:REF1(4)       | from | CCU60:CC62                  | Reference input 1 |  |
| IOM:REF1(5)       | from | CCU60:CC61                  | Reference input 1 |  |
| IOM:REF1(6)       | from | CCU60:CC60                  | Reference input 1 |  |
| IOM:REF1(7)       | from | CCU61:COUT63                | Reference input 1 |  |
| IOM:REF1(8)       | from | CCU61:COUT62                | Reference input 1 |  |
| IOM:REF1(9)       | from | CCU61:COUT61                | Reference input 1 |  |
| IOM:REF2(0)       | from | QSPI0:MRST                  | Reference input 2 |  |
| IOM:REF2(1)       | from | QSPI1:MRST                  | Reference input 2 |  |
| IOM:REF2(2)       | from | QSPI2:MRST                  | Reference input 2 |  |
| IOM:REF2(3)       | from | QSPI3:MRST                  | Reference input 2 |  |
| IOM:REF2(5)       | from | CAN00:TXD                   | Reference input 2 |  |
| IOM:REF2(6)       | from | CAN01:TXD                   | Reference input 2 |  |
| IOM:REF2(7)       | from | CAN02:TXD                   | Reference input 2 |  |
| IOM:REF2(8)       | from | CAN03:TXD                   | Reference input 2 |  |
| IOM:REF1(10)      | from | CCU61:COUT60                | Reference input 1 |  |
| IOM:REF1(11)      | from | CCU61:CC62                  | Reference input 1 |  |
| IOM:REF1(12)      | from | CCU61:CC61                  | Reference input 1 |  |
| IOM:REF1(13)      | from | CCU61:CC60                  | Reference input 1 |  |
| IOM:REF2(12)      | from | ASCLINO:ATX<br>ASCLINO:ATXP | Reference input 2 |  |
| IOM:REF2(13)      | from | ASCLIN1:ATX<br>ASCLIN1:ATXP | Reference input 2 |  |
| IOM:REF2(14)      | from | ASCLIN2:ATX<br>ASCLIN2:ATXP | Reference input 2 |  |
| IOM:REF2(15)      | from | ASCLIN3:ATX<br>ASCLIN3:ATXP | Reference input 2 |  |

# 46.5 Revision History

### Table 316 Revision History

| Reference | Change to Previous Version Comment |  |  |  |  |
|-----------|------------------------------------|--|--|--|--|
| V2.1.15   |                                    |  |  |  |  |
| _         | No changes.                        |  |  |  |  |



8-Bit Standby Controller (SCR)

# 47 8-Bit Standby Controller (SCR)

The description of the SCR for all devices is covered by the family specification.



# **Revision history**

| Document version | Date of release | Description of changes                                                                                                                             |
|------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| V2.0.0           | 2021-02         | Version comparison table updated.                                                                                                                  |
|                  |                 | <ul> <li>For further changes see respective revision history of each chapter. The version<br/>comparison table below gives an overview.</li> </ul> |
| V1.6.0           | 2020-08         | Version comparison table updated.                                                                                                                  |
|                  |                 | • For further changes see respective revision history of each chapter. The version comparison table below gives an overview.                       |
|                  |                 | Removed device TC3Ax from set of documentation.                                                                                                    |
| V1.5.0           | 2020-04         | Version comparison table updated.                                                                                                                  |
|                  |                 | • For further changes see respective revision history of each chapter. The version comparison table below gives an overview.                       |
| V1.4.0           | 2019-12         | Added TC3Ax appendix as target specification.                                                                                                      |
|                  |                 | Version comparison table updated.                                                                                                                  |
|                  |                 | <ul> <li>For further changes see respective revision history of each chapter. The version<br/>comparison table below gives an overview.</li> </ul> |
| V1.3.0           | 2019-09         | Added additional device TC3Ax to AURIX™ TC3xx set of documentation.                                                                                |
|                  |                 | Version comparison table updated.                                                                                                                  |
|                  |                 | <ul> <li>For further changes see respective revision history of each chapter. The version<br/>comparison table below gives an overview.</li> </ul> |
| V1.2.0           | 2019-04         | Added additional device TC3Ex to AURIX™ TC3xx set of documentation.                                                                                |
|                  |                 | Version comparison table updated.                                                                                                                  |
|                  |                 | <ul> <li>For further changes see respective revision history of each chapter. The version<br/>comparison table below gives an overview.</li> </ul> |
| V1.1.0           | 2019-01         | Power Management System for Low-End (PMSLE) added.                                                                                                 |
|                  |                 | TC33x and TC33xEXT added.                                                                                                                          |
|                  |                 | Changes in connectivity tables.                                                                                                                    |
|                  |                 | Version comparison table new.                                                                                                                      |
|                  |                 | Detailed Revision History contained in each chapter.                                                                                               |
| V1.0.0           | 2018-08         | First revision of the User's Manual.                                                                                                               |
|                  |                 | Detailed OCDS information not contained. Available under NDA.                                                                                      |
|                  |                 | Detailed Revision History contained in each chapter.                                                                                               |

## Version comparison table for AURIX™ TC35x appendix

| Chapter name | UM V1.6.0 chapter version | UM V2.0.0<br>chapter version | Content changes                   |
|--------------|---------------------------|------------------------------|-----------------------------------|
| Introduction | V1.0.0                    | V1.0.0                       | No                                |
| MEMMAP       | V0.1.20                   | V0.1.21                      | Yes, see chapter revision history |
| FW           | V1.1.0.1.17               | V1.1.0.1.18                  | No functional changes             |
| SRI Fabric   | V1.1.16                   | V1.1.17                      | No functional changes             |



V2.0.0

| Chapter name  | UM V1.6.0<br>chapter version | UM V2.0.0<br>chapter version | Content changes                   |
|---------------|------------------------------|------------------------------|-----------------------------------|
| • SBCU, EBCU  | V1.2.8                       | V1.2.9                       | No functional changes             |
| CPU           | V1.1.20                      | V1.1.21                      | No functional changes             |
| NVM Subsystem | V2.0.7                       | V2.0.7                       | No                                |
| • DMU         | V2.0.11                      | V2.0.12                      | No functional changes             |
| • NVM         | V2.0.6                       | V2.0.6                       | No                                |
| LMU           | V3.1.16                      | V3.1.16                      | No                                |
| DAM           | n/a                          | n/a                          | -                                 |
| SCU           | V2.1.26                      | V2.1.27                      | No functional changes             |
| CCU           | see SCU                      | see SCU                      | -                                 |
| PMS           | V2.2.33                      | V2.2.34                      | No functional changes             |
| PMSLE         | n/a                          | n/a                          | -                                 |
| MTU           | V7.4.12                      | V7.4.13                      | Yes, see chapter revision history |
| PORTS         | V1.8.21                      | V1.8.21                      | No                                |
| SMU           | V4.0.22                      | V4.0.23                      | Yes, see chapter revision history |
| INT           | V1.2.11                      | V1.2.11                      | No                                |
| FCE           | V4.2.9                       | V4.2.9                       | No                                |
| DMA           | V0.1.18                      | V0.1.18                      | No                                |
| SPU           | V1.1.24                      | V1.1.25                      | No functional changes             |
| SPU2          | n/a                          | n/a                          | -                                 |
| BITMGR        | n/a                          | n/a                          | -                                 |
| SPULCKSTP     | V1.2.5                       | V1.2.5                       | No                                |
| EMEM          | V1.4.4                       | V1.4.4                       | No                                |
| RIF           | V1.0.40                      | V1.0.43                      | Yes, see chapter revision history |
| HSPDM         | V0.7.9                       | V0.7.9                       | No                                |
| CIF           | n/a                          | n/a                          | -                                 |
| STM           | V9.2.4                       | V9.2.4                       | No                                |
| GTM           | n/a                          | n/a                          | -                                 |
| CCU6          | V3.0.0                       | V3.0.0                       | No                                |
| GPT12         | V3.0.2                       | V3.0.2                       | No                                |
| CONVCTRL      | V3.0.1                       | V3.0.1                       | No                                |
| EVADC         | V3.0.4                       | V3.0.5                       | No functional changes             |
| EDSADC        | n/a                          | n/a                          | -                                 |
| I2C           | V2.3.6                       | V2.3.6                       | No                                |
| HSSL          | n/a                          | n/a                          | -                                 |
| • HSCT        | n/a                          | n/a                          | -                                 |
| ASCLIN        | V3.2.8                       | V3.2.8                       | No                                |
| QSPI          | V3.0.20                      | V3.0.20                      | No                                |
| MSC           | n/a                          | n/a                          | -                                 |



| Chapter name | UM V1.6.0<br>chapter version | UM V2.0.0<br>chapter version | Content changes       |
|--------------|------------------------------|------------------------------|-----------------------|
| SENT         | n/a                          | n/a                          | _                     |
| MCMCAN       | V1.19.13                     | V1.19.13                     | No                    |
| E-Ray        | V3.2.10                      | V3.2.11                      | No functional changes |
| PSI5         | n/a                          | n/a                          | -                     |
| PSI5-S       | n/a                          | n/a                          | -                     |
| GETH         | V1.3.14                      | V1.3.15                      | No functional changes |
| EBU          | n/a                          | n/a                          | -                     |
| SDMMC        | n/a                          | n/a                          | -                     |
| HSM          | n/a                          | n/a                          | -                     |
| IOM          | V2.1.15                      | V2.1.15                      | No                    |
| SCR          | n/a                          | n/a                          | -                     |

#### **Trademarks of Infineon Technologies AG**

µHVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, Canpak™, CIPOS™, CIPURSE™, CoolDp™, CoolGan™, COOLiR™, CoolMos™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDual™, EconoPack™, EconoPim™, EiceDriver™, eupec™, FCOS™, Ganpowir™, HEXFET™, HITFET™, HybridPack™, iMOTION™, IRAM™, ISOFACE™, IsoPack™, LeDrivir™, LiTiX™, MiPaq™, ModStack™, my-d™, Novalithic™, Optiga™, OptiMos™, Origa™, PowiRstage™, PrimePack™, PrimeStack™, PROFET™, PRO-Sil™, Rasic™, Real3™, SmartLewis™, Solid Flash™, SPOC™, StrongirFet™, SupirBuck™, TempFet™, Trenchstop™, TriCore™, UHVic™, XHP™, XMc™.

Trademarks updated November 2015

#### **Other Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-02 Published by Infineon Technologies AG 81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

**Document reference** 

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.